

LT3582/LT3582-5/LT3582-12

LOGY Boost and Single Inductor Inverting DC/DC Converters with Optional I<sup>2</sup>C Programing and OTP DESCRIPTION

### FEATURES

- Output Voltages: 3.2V to 12.775V and -1.2V to -13.95V (LT3582) 5V and -5V (LT3582-5) 12V and -12V (LT3582-12)
- Digitally Re-Programmable (LT3582) via I<sup>2</sup>C for: Output Voltages Power Sequencing
  - **Output Voltage Ramp Rates**
- Power-Up Defaults Settable with Non-Volatile OTP (LT3582)
- I<sup>2</sup>C Compatible Interface (Standard Mode\*)
- All Power Switches Integrated 350mA Current Limit (Boost) 600mA Current Limit (Inverting)
- All Feedback Resistors Integrated
- Input Voltage Range: 2.55V to 5.5V
- Low Quiescent Current 325µA in Active Mode 0.01µA in Shutdown Mode
- Integrated Output Disconnect
- Tiny 16-Pin 3mm × 3mm QFN Package

### **APPLICATIONS**

- AMOLED Power
- CCD Power
- General Purpose DC/DC Conversion

The LT®3582/LT3582-5/LT3582-12 are dual DC/DC converters featuring positive and negative outputs and integrated feedback resistors. The LT3582, with its built-in One Time Programming (OTP), has configurable output settings via the I<sup>2</sup>C interface, including output voltage settings, power-up sequencing, power-down discharge, and output voltage ramp rates. LT3582 settings can be changed adaptively in the final product, or set during manufacturing and made permanent using the built in non-volatile OTP memory. The positive output voltage can be set between 3.2V and 12.775V in 25mV steps. The negative output voltage can be set between -1.2V and -13.95V in -50mV steps. The LT3582-5 and LT3582-12 are pre-configured at the factory for  $\pm 5V$  and  $\pm 12V$  outputs respectively, and as such, don't require the use of the I<sup>2</sup>C interface.

The LT3582 series includes two monolithic converters, one Boost and one Inverting. The Boost converter has an integrated power switch and output disconnect switch. The Inverting converter uses a single inductor topology and includes an integrated power switch. Both Boost and Inverting converters use a novel<sup>\*\*</sup> control scheme resulting in low output voltage ripple while allowing for high conversion efficiency over a wide load current range. The LT3582 series is available in a 16-pin 3mm  $\times$  3mm QFN.

 LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.
\* Input thresholds are reduced to allow communication with low voltage digital ICs. (See Electrical Characteristics).

\*\* Patent Pending

### TYPICAL APPLICATION



#### Efficiency and Power Loss



### **ABSOLUTE MAXIMUM RATINGS**

| (Note 1 |
|---------|
|---------|

| V <sub>IN</sub> Voltage              | 6V             |
|--------------------------------------|----------------|
| SWP Voltage                          |                |
| SWN Voltage                          |                |
| CAPP Voltage                         |                |
| CAPP-V <sub>OUTP</sub> Voltage       |                |
| ICAPP-VOUTP                          |                |
| V <sub>OUTP</sub> Voltage            |                |
| V <sub>OUTN</sub> Voltage            |                |
| RAMPP Voltage                        |                |
| RAMPN Voltage                        | 3V             |
| SHDN Voltage                         | –0.5 to 6V     |
| V <sub>PP</sub> Voltage              | –0.2 to 16V    |
| SDA, CA, SCL Voltage                 |                |
| Operating Junction Temperature Range | e (Notes 3, 5) |
| LT3582E                              |                |
| Storage Temperature Range            | –65°C to 150°C |

### PIN CONFIGURATION



### **ORDER INFORMATION**

| LEAD FREE FINISH | TAPE AND REEL      | PART MARKING | PACKAGE DESCRIPTION            | TEMPERATURE RANGE |
|------------------|--------------------|--------------|--------------------------------|-------------------|
| LT3582EUD#PBF    | LT3582EUD#TRPBF    | LDDB         | 16-Pin (3mm × 3mm) Plastic QFN | -40°C to 125°C    |
| LT3582EUD-5#PBF  | LT3582EUD-5#TRPBF  | LDVG         | 16-Pin (3mm × 3mm) Plastic QFN | -40°C to 125°C    |
| LT3582EUD-12#PBF | LT3582EUD-12#TRPBF | LDVH         | 16-Pin (3mm × 3mm) Plastic QFN | -40°C to 125°C    |

Consult LTC Marketing for parts specified with wider operating temperature ranges.

Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 3.6V, V<sub>SHDN</sub> = V<sub>IN</sub> unless otherwise noted. (Note 3)

#### Switching Regulator Characteristics

| SYMBOL                 | PARAMETER                                     | CONDITIONS                                                                     | MIN | ТҮР | MAX   | UNITS |    |
|------------------------|-----------------------------------------------|--------------------------------------------------------------------------------|-----|-----|-------|-------|----|
| V <sub>IN_MIN</sub>    | Minimum Operating Voltage                     |                                                                                | •   | 2.4 | 2.475 | 2.55  | V  |
| V <sub>IN_MAX</sub>    | Maximum Operating Voltage                     |                                                                                | •   | 5.5 |       |       | V  |
| I <sub>VIN</sub>       | V <sub>IN</sub> Quiescent Current             | Ramp Current Configured to 1µA,<br>SWOFF Bit Active                            |     |     | 325   | 450   | μA |
| IVIN_SHDN              | V <sub>IN</sub> Quiescent Current in Shutdown | V <sub>SHDN</sub> = 0                                                          |     |     | 0.01  | 0.5   | μA |
| I <sub>CAPP_SHDN</sub> | CAPP Quiescent Current in Shutdown            | $V_{\overline{\text{SHDN}}} = 0, V_{\text{CAPP}} = 5.0V, V_{\text{OUTP}} = 0V$ |     |     | 0     | 0.5   | μA |
| T <sub>OFF_MINP</sub>  | Minimum Switch Off Time                       | Boost Switch                                                                   |     |     | 100   |       | ns |
| T <sub>OFF_MINN</sub>  | Minimum Switch Off Time                       | Inverting Switch                                                               |     |     | 125   |       | ns |



# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 3.6V, V<sub>SHDN</sub> = V<sub>IN</sub> unless otherwise noted. (Note 3)

#### Switching Regulator Characteristics

| SYMBOL                | PARAMETER                                       | CONDITIONS                                                                                                                         |   | MIN  | ТҮР  | MAX  | UNITS |
|-----------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---|------|------|------|-------|
| T <sub>ON_MAX</sub>   | Maximum Switch On-Time                          | Inverting and Boost Switches                                                                                                       |   |      | 10   |      | μs    |
| I <sub>LIMIT_P</sub>  | Boost Switch Current Limit                      |                                                                                                                                    |   | 285  | 350  | 430  | mA    |
| ILIMIT_N              | Inverting Switch Current Limit                  |                                                                                                                                    | • | 490  | 600  | 720  | mA    |
| R <sub>ON_P</sub>     | Boost Switch On-Resistance                      | I <sub>SWP</sub> = 200mA                                                                                                           |   |      | 500  |      | mΩ    |
| R <sub>ON_N</sub>     | Inverting Switch On-Resistance                  | I <sub>SWN</sub> = -400mA                                                                                                          |   |      | 560  |      | mΩ    |
| I <sub>OFF_P</sub>    | Boost Switch Leakage Current into SWP Pin       | V <sub>SWP</sub> = 5V                                                                                                              |   |      | 0.01 | 0.5  | μA    |
| I <sub>OFF_N</sub>    | Inverting Switch Leakage Current Out of SWN Pin | V <sub>IN</sub> = 5.0, V <sub>SWN</sub> = 0.0                                                                                      |   |      | 0.01 | 1    | μA    |
| R <sub>ON_DIS</sub>   | Output Disconnect Switch<br>On-Resistance       | V <sub>CAPP</sub> = 10V, RAMPP > 1.4V                                                                                              |   |      | 1.4  |      | Ω     |
| ILIMIT_DIS            | Output Disconnect Current Limit                 |                                                                                                                                    | • | 124  | 155  | 186  | mA    |
| IVOUTP_PDS            | V <sub>OUTP</sub> Power-Down Discharge Current  | V <sub>OUTP</sub> = 8V                                                                                                             |   | 2.4  | 4.8  | 8.8  | mA    |
| ICAPP_PDS             | CAPP Power-Down Discharge Current               | CAPP = 8V                                                                                                                          |   | 1.2  | 2.4  | 4.4  | mA    |
| VOUTN_PDS             | V <sub>OUTN</sub> Power-Down Discharge Current  | $V_{OUTN} = -8V$                                                                                                                   |   | -1.4 | -2.8 | -4.2 | mA    |
| T <sub>START-UP</sub> | Configuration Start-Up Delay                    | $V_{IN}$ > $V_{IN}$ min and $\overline{SHDN}$ > $V_{\overline{SHDN}$ vin to I <sup>2</sup> C Enabled and Power-Up Sequencing Start | • |      | 64   | 128  | μs    |

#### Programmable Output Characteristics (Note 6)

| SYMBOL                 | PARAMETER                                                | CONDITIONS                                             | MIN | ТҮР             | MAX     | UNITS             |        |
|------------------------|----------------------------------------------------------|--------------------------------------------------------|-----|-----------------|---------|-------------------|--------|
| V <sub>VOUTP</sub>     | Positive Output Voltage                                  | LT3582-5<br>LT3582-12                                  | •   | 4.95<br>11.88   | 5<br>12 | 5.05<br>12.1      | V<br>V |
| N_V <sub>OUTP</sub>    | Positive V <sub>OUTP</sub> Resolution (Note 2)           |                                                        |     | 9               |         |                   | Bits   |
| V <sub>VOUTP_LSB</sub> | V <sub>OUTP</sub> LSB (Note 2)                           |                                                        |     |                 | 25      |                   | mV     |
| V <sub>VOUTP_FS</sub>  | V <sub>OUTP</sub> Full-Scale Voltage (Note 2)            | $Code = BFh, V_{PLUS} = 1$                             |     | 12.56           | 12.775  | 12.94             | V      |
| V <sub>VOUTP_MIN</sub> | V <sub>OUTP</sub> Minimum Voltage (Note 2)               | $Code = 00h, V_{PLUS} = 0$                             |     | 3.152           | 3.20    | 3.248             | V      |
| V <sub>VOUTP_LR</sub>  | V <sub>OUTP</sub> Line Regulation                        | Code = BFh, 2.575 < V <sub>IN</sub> < 5.5              |     |                 | -0.02   |                   | %/V    |
| V <sub>VOUTN</sub>     | Negative Output Voltage                                  | LT3582-5<br>LT3582-12                                  | •   | -5.075<br>-12.1 | 5<br>12 | -4.925<br>-11.868 | V<br>V |
| N_V <sub>OUTN</sub>    | Negative V <sub>OUTN</sub> Resolution (Note 2)           |                                                        |     | 8               |         |                   | Bits   |
| V <sub>VOUTN_LSB</sub> | V <sub>OUTN</sub> LSB (Note 2)                           |                                                        |     |                 | -50     |                   | mV     |
| V <sub>VOUTN_FS</sub>  | V <sub>OUTN</sub> Full-Scale Voltage (Note 2)            | Code = FFh                                             |     | -14.2           | -13.95  | -13.7             | V      |
| V <sub>VOUTN_MIN</sub> | V <sub>OUTN</sub> Minimum Voltage (Note 2)               | Code = 00h                                             | •   | -1.23           | -1.205  | -1.18             | V      |
| V <sub>VOUTN_LR</sub>  | V <sub>OUTN</sub> Line Regulation                        | Code = FFh, 2.575 < V <sub>IN</sub> < 5.5              |     |                 | -0.01   |                   | %/V    |
| INL_V <sub>OUTP</sub>  | V <sub>OUTP</sub> Integral Nonlinearity (Notes 2, 4)     |                                                        | •   |                 |         | ±0.6              | LSB    |
| DNL_V <sub>OUTP</sub>  | V <sub>OUTP</sub> Differential Nonlinearity (Notes 2, 4) |                                                        |     |                 |         | ±0.6              | LSB    |
| INL_V <sub>OUTN</sub>  | V <sub>OUTN</sub> Integral Nonlinearity (Note 2)         |                                                        |     |                 |         | ±0.85             | LSB    |
| DNL_V <sub>OUTN</sub>  | V <sub>OUTN</sub> Differential Nonlinearity (Note 2)     |                                                        |     |                 |         | ±0.85             | LSB    |
| I <sub>RAMP00</sub>    | RAMPP/RAMPN Pull-Up Current<br>IRMP Code = 00            | V <sub>RAMPP</sub> = 0.0V<br>V <sub>RAMPN</sub> = 0.0V | •   | 0.7             | 1.0     | 1.3               | μA     |
| I <sub>RAMP01</sub>    | RAMPP/RAMPN Pull-Up Current (Note 2)<br>IRMP Code = 01   | V <sub>RAMPP</sub> = 0.0V<br>V <sub>RAMPN</sub> = 0.0V | •   | 1.4             | 2.0     | 2.6               | μA     |



## **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 3.6V, V<sub>SHDN</sub> = V<sub>IN</sub> unless otherwise noted. (Note 3)

#### **Programmable Output Characteristics**

| SYMBOL              | PARAMETER                                                                                    | CONDITIONS                                             |   | MIN | ТҮР | MAX  | UNITS |
|---------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------|---|-----|-----|------|-------|
| I <sub>RAMP10</sub> | RAMPP/RAMPN Pull-Up Current (Note 2)<br>IRMP Code = 10                                       | V <sub>RAMPP</sub> = 0.0V<br>V <sub>RAMPN</sub> = 0.0V | • | 2.8 | 4.0 | 5.2  | μA    |
| I <sub>RAMP11</sub> | RAMPP/RAMPN Pull-Up Current (Note 2)<br>IRMP Code = 11                                       | V <sub>RAMPP</sub> = 0.0V<br>V <sub>RAMPN</sub> = 0.0V | • | 5.6 | 8.0 | 10.4 | μA    |
| V <sub>VPLUS</sub>  | V <sub>OUTP</sub> Voltage Increase When V <sub>PLUS</sub> Bit is<br>Set from 0 to 1 (Note 2) |                                                        |   |     | 25  |      | mV    |

#### Input/Output Pin Characteristics

| SYMBOL                 | PARAMETER                                             | CONDITIONS             |   | MIN                 | TYP   | MAX                | UNITS |
|------------------------|-------------------------------------------------------|------------------------|---|---------------------|-------|--------------------|-------|
| V <sub>SHDN_VIH</sub>  | SHDN Input Voltage High                               |                        | • | 1.1                 |       |                    | V     |
| V <sub>SHDN_VIL</sub>  | SHDN Input Voltage Low                                |                        | • |                     |       | 0.3                | V     |
| V <sub>HYST_SHDN</sub> | SHDN Input Hysteresis                                 |                        |   |                     | 50    |                    | mV    |
| ISHDN_BIAS             | SHDN Pin Bias Current                                 | V <sub>SHDN</sub> = 1V |   | 2.5                 | 4.5   | 6.5                | μA    |
| V <sub>CA_VIH</sub>    | CA Input Voltage High                                 |                        | • | $0.7 \times V_{IN}$ |       |                    | V     |
| V <sub>CA_VIL</sub>    | CA Input Voltage Low                                  |                        | • |                     |       | $0.3 	imes V_{IN}$ | V     |
| V <sub>SDA_VIH</sub>   | SDA Input Voltage High                                |                        | • | 1.25                |       |                    | V     |
| V <sub>SDA_VIL</sub>   | SDA Input Voltage Low                                 |                        | • |                     |       | 0.85               | V     |
| V <sub>SCL_VIH</sub>   | SCL Input Voltage High                                |                        | • | 1.25                |       |                    | V     |
| V <sub>SCL_VIL</sub>   | SCL Input Voltage Low                                 |                        | • |                     |       | 0.85               | V     |
| V <sub>HYST</sub>      | Input Hysteresis                                      | SDA, SCL Pins          |   |                     | 80    |                    | mV    |
| I <sub>LEAK_CA</sub>   | CA Input Leakage Current                              | CA = 0V and 5.5V       | • |                     |       | ±1                 | μA    |
| I <sub>LEAK_SCL</sub>  | SCL Input Leakage Current                             | SCL = 0V and 5.5V      | • |                     |       | ±1                 | μA    |
| I <sub>LEAK_SDA</sub>  | SDA Input Leakage Current                             | SDA = 0V and 5.5V      | • |                     |       | ±1                 | μA    |
| C <sub>IN</sub>        | Input Capacitance                                     | SDA, SCL Pins          |   |                     | 3     |                    | pF    |
| V <sub>SDA_OL</sub>    | SDA Output Low Voltage                                | 3mA into SDA Pin       | • |                     |       | 0.4                | V     |
| V <sub>PP_RANGE</sub>  | V <sub>PP</sub> Voltage Range for OTP Write (Note 2)  |                        |   | 13                  |       | 15                 | V     |
| V <sub>PPUVL0</sub>    | Undervoltage Lockout for V <sub>PP</sub> Pin (Note 2) |                        | • | 12.05               | 12.45 | 12.85              | V     |

#### I<sup>2</sup>C Timing Characteristics

| SYMBOL                  | PARAMETER                            | CONDITIONS                      |   | MIN | ТҮР | MAX | UNITS |
|-------------------------|--------------------------------------|---------------------------------|---|-----|-----|-----|-------|
| f <sub>SCL</sub>        | Serial Clock Frequency               |                                 | • |     |     | 100 | kHz   |
| t <sub>LOW</sub>        | Serial Clock Low Period              |                                 | • | 4.7 |     |     | μs    |
| t <sub>HIGH</sub>       | Serial Clock High Period             |                                 | • | 4.0 |     |     | μs    |
| t <sub>BUF</sub>        | Bus Free Time Between Stop and Start |                                 | • | 4.7 |     |     | μs    |
| t <sub>hd,sta</sub>     | Start Condition Hold Time            |                                 | • | 4.0 |     |     | μs    |
| t <sub>SU,STA</sub>     | Start Condition Setup Time           |                                 | • | 4.7 |     |     | μs    |
| t <sub>SU,STO</sub>     | Stop Condition Setup Time            |                                 | • | 4.0 |     |     | μs    |
| t <sub>hd,datxmit</sub> | Data Hold Time Transmitting          | LT3582 Sending Data to Host     | • | 300 |     |     | ns    |
| t <sub>HD,DATRCV</sub>  | Data Hold Time Receiving             | LT3582 Receiving Data from Host | • | 0   |     |     | ns    |
| t <sub>SU,DAT</sub>     | Data Setup Time                      |                                 | • | 250 |     |     | ns    |
| t <sub>F</sub>          | SDA Fall Time                        | 400pF Load, $V_{IN} \ge 2.5V$   | • |     |     | 250 | ns    |





### **ELECTRICAL CHARACTERISTICS**

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: LT3582 only.

**Note 3:** The LT3582E is guaranteed to meet performance specifications from 0°C to 125°C junction temperature. Specifications over the -40°C to 125°C operating junction temperature range are assured by design, characterization and correlations with statistical process controls.

**Note 4:** These specifications apply to the V<sub>P</sub> trim bits in REG0 using a 50mV LSB and do not include the additional V<sub>PLUS</sub> trim bit. See *Registers and OTP* in the Applications Information section.

**Note 5:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed the maximum operating junction temperature when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 6:** Output voltage is measured under non-switching test conditions approximating a moderate load current from the output.



### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^{\circ}C$  unless otherwise noted.





### **TYPICAL PERFORMANCE CHARACTERISTICS**

Note: All waveforms on this page apply to Figure 13.







Switching Waveform at 1mA Load (Inverting)



Switching Waveform at 10mA Load (Inverting)



Load Transient,  $V_{OUTN},\,30\text{mA}$  to 60mA to 30mA Steps











Power-Down Discharge Waveforms (PUSEQ = 11, PDDIS = 1)





### PIN FUNCTIONS

**CA (Pin 1):**  $I^2C$  Address Select Pin. Tie this pin to V<sub>IN</sub> to set the 7-bit address to 0110 001. Tie to GND for 1000 101.

**V<sub>OUTN</sub> (Pin 2):** Negative Output Voltage Pin. When the converter is operating, this pin is regulated to the programmed negative output voltage. Place a ceramic capacitor from this pin to GND.

**SWN (Pins 3, 4):** Negative Switching Node for the Inverting Converter. This is the drain of the internal PMOS power switch. Connect one end of the Inverting inductor to these pins. Keep the trace area on these pins as small as possible.

 $V_{IN}$  (Pin 5): Input Supply Pin and Source of the PMOS Power Switch. This pin must be bypassed locally with a ceramic capacitor. The operating voltage range of this pin is 2.55V to 5.5V.

**RAMPN (Pin 6):** Soft-Start Ramp Pin for the Inverting Converter. Place a capacitor from this pin to GND. A programmable current of  $1\mu$ A to  $8\mu$ A (LT3582) or  $1\mu$ A (LT3582-5/LT3582-12) charges this pin during start-up, limiting the ramp rate of V<sub>OUTN</sub>. This pin is discharged to GND during shutdown.

**RAMPP (Pin 7):** Soft-Start Ramp Pin for the Boost Converter. Place a capacitor from this pin to GND. A programmable current of  $1\mu$ Ato  $8\mu$ A (LT3582) or  $1\mu$ A (LT3582-5/LT3582-12) charges this pin during start-up, limiting the ramp rate of V<sub>OUTP</sub>. This pin is discharged to GND in shutdown.

**SHDN** (Pin 8): Shutdown Pin. Drive this pin to 1.1V or higher to enable the part. Drive to 0.3V or lower to shut down. Includes an integrated 222k pull-down resistor.

**V<sub>OUTP</sub>** (**Pin 9**): Output of the Boost Converter Output Disconnect Circuit. A ceramic capacitor should be placed from this node to GND. During shutdown, this pin is disconnected from the Boost network which allows this pin to discharge to GND, assuming a load is present to discharge the capacitance.

**CAPP (Pins 10, 11):** Connect the Boost output capacitor from these pins to GND. During shutdown, the voltage on these pins will remain close to the input voltage due to the path through the Boost inductor and Schottky. During normal operation, CAPP will be boosted slightly higher than the programmed output voltage.

**SWP (Pin 12):** Positive Switching Node for the Boost Converter. This is the drain of the internal NMOS power switch. Connect one end of the Boost inductor to this pin. Keep the trace area on this pin as small as possible.

**GND (Pin 13):** Ground Pin. Tie to a local ground plane. Proper PCB layout is required to achieve advertised performance; see the Applications Information section for more information.

 $V_{PP}$  (Pin 14): Programming Voltage Pin. Drive this pin to 13-15V when programming the OTP memory. Float otherwise. A bypass capacitor should be placed from this node to GND if  $V_{PP}$  is used for programming. If  $V_{PP}$  falls below 13V during OTP programming, an internal FAULT bit, which can be read through the I<sup>2</sup>C interface, can be set high.

**SDA (Pin 15):**  $I^2C$  Bidirectional Data Pin. Tie to GND or  $V_{IN}$  if unused.

SCL (Pin 16):  $\mathsf{I}^2\mathsf{C}$  Clock Pin. Tie to GND or  $\mathsf{V}_{\mathsf{IN}}$  if unused.

**Exposed Pad (Pin 17):** Ground Pin. Tie to a local ground plane. Proper PCB layout is required to achieve advertised performance; see the Applications Information section for more information.





### **BLOCK DIAGRAM**





## OPERATION

The LT3582 series are dual DC/DC converters, each containing both a Boost and an Inverting converter. Operation can be best understood by referring to the Block Diagram. The Boost and Inverting converters each use a novel control technique, which simultaneously varies both peak inductor current and switch off time. This results in high efficiency over a large load range and low output voltage ripple. In addition, this technique further minimizes output ripple when the switching frequency is in the audio band.

**Boost Converter:** The Boost converter uses a grounded source NMOS power transistor as the main switching element. The current in the NMOS is constantly monitored and controlled, along with the off-time of the switch to achieve regulation of  $V_{OUTP}$ . The  $V_{OUTP}$  voltage is divided by the internal programmable (LT3582 only) resistor divider to create FBP. The voltage on FBP is compared to an internal reference and amplified, creating an error signal on the VCP node which commands the appropriate peak inductor current and off time for the subsequent switching cycle.

**Inverting Converter:** The Inverting converter uses a power PMOS transistor with the source connected to  $V_{IN}$ . This topology requires only one external inductor, instead of the normally required two inductors plus flying capacitor. Regulation is achieved in a similar manner as the Boost.

**Output Power-Up Sequencing:** After an initial start-up delay ( $T_{START-UP} = 64\mu s$  typical), the outputs  $V_{OUTP}$  and  $V_{OUTN}$  rise (in magnitude) simultaneously with the LT3582-5/ LT3582-12 or in one of four selectable sequences with the LT3582. Using the I<sup>2</sup>C interface, the LT3582 outputs

can be configured such that (1) they both rise simultaneously, (2)  $V_{OUTP}$  rises to regulation before  $V_{OUTN}$  rises, (3)  $V_{OUTN}$  rises to regulation before  $V_{OUTP}$  rises, or (4) neither output rises. The outputs of the LT3582-5 and LT3582-12 are pre-configured to rise simultaneously.

The ramp rates of the outputs are proportional to the ramp rates of their respective RAMP pins. A capacitor is placed between each RAMP pin and ground. The RAMP pins are discharged during shutdown. Once enabled, configurable (LT3582) or pre-configured (LT3582-5/LT3582-12) currents charge each RAMP pin in the desired sequence causing the outputs to rise.

**Output Power-Down Discharge:** The power-down discharge feature is permanently enabled on the LT3582-5 and LT3582-12 and can be enabled or disabled through I<sup>2</sup>C on the LT3582. Upon SHDN falling, and when power-down discharge is enabled, internal transistors will activate to assist in discharging the outputs toward ground. When power-down discharge is disabled, the chip powers down immediately after SHDN falls and the outputs will discharge on their own depending on their external load capacitances and currents.

**OTP Memory (LT3582 Only):** The LT3582 includes 22 bits of user programmable output settings and 1 programming lockout bit. Parameters such as positive and negative output voltages and power sequencing settings can be changed in real time with the integrated I<sup>2</sup>C interface. Settings can then be made permanent by programming to the on-chip non-volatile OTP (One Time Programmable) memory.





### I<sup>2</sup>C Interface

The LT3582 series contains an  $I^2C$  compatible interface allowing it to be digitally configured. The use of this interface is optional for the LT3582-5 and LT3582-12 as these parts are pre-configured at the factory. The CA, SDA and SCL pins can be grounded if the  $I^2C$  interface is unused.

The I<sup>2</sup>C interface has reduced input threshold voltages to allow for direct communication with low voltage digital ICs (see Electrical Characteristics). I<sup>2</sup>C communication is disabled when SHDN is low. After SHDN rises, I<sup>2</sup>C communication is re-enabled after a delay of 64 $\mu$ s (typical). The chip is a read-write slave device which allows the user to read the current settings and, for the LT3582, write new ones. Most settings can be made permanent via the One-Time-Programmable memory. The chip will always enable using the data stored in OTP and the LT3582 can be reconfigured after power-up.

### START and STOP Conditions

When the bus is idle, both SCL and SDA are high. A bus master signals the beginning of a transmission with a START condition by transitioning SDA from high to low while SCL is high, as shown in Figure 1. When the master has finished communicating with the slave, it issues a STOP condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission.

### ACKnowledge

The acknowledge signal (ACK) is used in handshaking between transmitter and receiver to indicate that the most recent byte of data was received. The transmitter always releases the SDA line during the acknowledge clock pulse. When the slave is the receiver, it pulls down the SDA line so that it remains LOW during this pulse to acknowledge receipt of the data. If the slave fails to acknowledge by leaving SDA high, then the master may abort the transmission by generating a STOP condition. When the master is receiving data from the slave, the master pulls down the SDA line during the clock pulse to indicate receipt of the data. After the last byte has been received the master leaves the SDA line HIGH (not acknowledge) and issues a stop condition to terminate the transmission.

#### **Device Addressing**

The LT3582 series supports two 7-bit chip addresses depending on the logic state of the CA pin. The addresses are 0110 001 (CA = 1) and 1000 101 (CA = 0). Also, there are seven internal data byte locations as shown in Table 1. OTP0-OTP2 are the OTP memory bytes. REG0-REG2 are the corresponding volatile registers used for storing alternate settings. Finally, the Command Register (CMDR) is used for additional control of the chip.



Figure 1. Data Transfer Over I<sup>2</sup>C Bus

All data bytes can be read from their assigned register addresses. Since they share the same register addresses, reads of the OTP and REG data bytes are differentiated by their corresponding RSEL (Register Select) bits in the CMDR register. All data written to register addresses 0-2 is stored in REGO-REG2. Regardless of the RSEL bits, OTP bytes cannot be written directly. See the OTP Programming section for more information.

#### **Data Transfer Protocol**

The LT3582 series supports 8-bit data transfers in the transaction formats shown in Figures 2 and 3. Multiple data bytes can only be transferred by issuing multiple transactions.

Figure 2 shows the required format for writing a byte of data to the LT3582 series. Again, the chip address depends on the CA pin logic state.

| S | CHIP ADDR                   | W | N A REGA |            | Α                               | DATA           | Α     | Р |
|---|-----------------------------|---|----------|------------|---------------------------------|----------------|-------|---|
|   | 0110 001 OR<br>1000 101     | 0 | 0        | 00000b2:b0 | 0                               | b7:b0          | 0     |   |
|   | FROM MASTER<br>FROM SLAVE T |   |          |            | KNO<br>BIT (H<br>BIT (I<br>CONE | LOŴ)<br>DITION | IIGH) |   |

Figure 2. I<sup>2</sup>C Byte Write Transaction

A byte of data is read from the LT3582 series using the format shown in Figure 3. This transaction requires four I<sup>2</sup>C bytes to read one byte of chip data and must be repeated for each subsequent byte of data that is read.

| S | CH                  | IP AD | DR | W                       | A | REG ADDR   |   | Α |      |   |   |   |
|---|---------------------|-------|----|-------------------------|---|------------|---|---|------|---|---|---|
|   | 0110 001<br>1000 10 |       | -  | 0                       | 0 | 00000b2:b0 |   | 0 |      |   |   |   |
|   |                     | S     | CH | CHIP ADDR               |   |            | A |   | DAT  | A | Ā | Р |
| Ľ |                     |       | -  | 0110 001 OR<br>1000 101 |   | 1          | 0 |   | b7:b | 0 | 1 |   |



#### LT3582 Chip Configuration

Settings such as output voltages and sequencing are digitally programmable. The chip uses settings from either the REG or OTP bytes, depending on the states of the corresponding RSEL bits (0 for OTP and 1 for REG).

During shutdown the RSEL bits are reset low. As a result, the initial configuration comes from the OTP data bytes. After power-up, the configuration can be changed by writing new settings to the appropriate REG data byte(s) then setting the corresponding RSEL bit(s).

Finally, data in the REG bytes can be permanently programmed to OTP by applying voltage to the  $V_{PP}$  pin and setting the WOTP bit in the Command Register. See the *OTP Programming* section for more information.

#### LT3582-5/LT3582-12 Chip Configuration

The LT3582-5/LT3582-12 are shipped from the factory with the OTP memory pre-programmed and LOCKed which prohibits subsequent changes to the configuration. The configuration can still be read through the I<sup>2</sup>C bus and the RST and SWOFF bits of the CMDR register (described later) are functional. The following sections describe the various configurable features of the LT3582. The LT3582-5 and LT3582-12 are pre-configured as follows: V<sub>P</sub> and V<sub>N</sub> are programmed for ±5V or ±12V respectively, LOCK = 1, IRMP = 00, PDDIS = 1, PUSEQ = 11 and V<sub>PLUS</sub> may be 1 or 0. Since LOCK = 1, subsequent configuration changes are prohibited. See *Configuration Lockout (LOCK Bit)* for more information.

#### **Registers and OTP**

The registers and OTP bytes for the LT3582 series are organized as shown in Table 1. The CMDR is reset to 00h upon power-up, during shutdown and during undervoltage and thermal lockouts. *REGO-REG2 are never reset and must always be loaded with valid data before use.* The LT3582's OTP memory is shipped with all 0's, and as a result, the PUSEQ bits are configured to disable the outputs. The PUSEQ bits must be reconfigured to enable the outputs.





**CMDR:** The Command Register is used to control various functions of the chip. During shutdown and power-up the CMDR is initialized to 00h.

The RSEL (Register Select) bits are functional only for the LT3582. The LT3582-5 and LT3582-12 function as if the RSEL bits are always "0". These bits perform three functions:

- Each RSEL bit instructs the chip whether to use the configuration data from the corresponding OTP byte (RSELx = 0) or the REG byte (RSELx = 1). Changing an RSELx bit immediately updates the chip configuration.
- Each RSEL bit determines if I<sup>2</sup>C reads return data from the corresponding OTP byte (RSELx = 0) or the REG byte (RSELx = 1).
- OTP programming only programs data to the bytes with corresponding RSEL bits set high.

Setting the SWOFF bit immediately disables the Boost and Inverting power switches and opens the output disconnect PMOS switch. It is recommended to set this bit before writing new configuration data. This can prevent unexpected chip behavior while modifying the configuration and also forces a soft-start after SWOFF is cleared (see Soft-Start and Power-Up Sequencing). Writing "1" to the RST bit resets the internal I<sup>2</sup>C logic and the CMDR register. Reading bit 6 of the CMDR returns the FAULT bit indicating if an OTP programming attempt may have failed. FAULT is cleared during reset, power-up, or by writing a "1" to the CF (Clear Fault) bit. Conditions that set the FAULT bit are (1) OTP programming in which the  $V_{PP}$  voltage is too low or (2) attempted OTP programming when the LOCK bit is set. OTP write attempts that set the FAULT bit due to low V<sub>PP</sub> voltage should be considered failures and the device should be discarded. Attempts to re-program the OTP memory after the FAULT bit has been set are not recommended. Finally, setting the WOTP bit starts the OTP programming.

| REGISTER<br>ADDRESS | REGIS-<br>Ter<br>Name | BIT | BIT<br>NAME       | DESCRIPTION                                                                                                                                    |
|---------------------|-----------------------|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 00h                 | REG0/<br>OTP0         | 7:0 | V <sub>P</sub>    | V <sub>OUTP</sub> Output Voltage (00h=3.2V,<br>BFh = 12.75V)                                                                                   |
| 01h                 | REG1/<br>OTP1         | 7:0 | V <sub>N</sub>    | V <sub>OUTN</sub> Output Voltage (00h=1.2V,<br>FFh = 13.95V)                                                                                   |
|                     |                       | 7   | -                 | Reserved, Write to 0                                                                                                                           |
|                     |                       | 6   | LOCK              | Lockout Bit: See the OTP<br>Programming Lockout Section.                                                                                       |
| 02h                 | REG2/<br>OTP2         | 5   | V <sub>PLUS</sub> | $V_{OUTP}$ Output Voltage Bit: Increase $V_{OUTP}$ by ~25mV                                                                                    |
|                     |                       |     | IRMP              | RAMPP and RAMPN Pull-Up<br>Current: I <sub>RAMP</sub> = (2) <sup>IRMP</sup> µA                                                                 |
|                     |                       |     | PDDIS             | Power-Down Discharge Enable.<br>PUSEQ Must be 11 if Set.                                                                                       |
|                     |                       | 1:0 | PUSEQ             | Power-Up Sequencing: 00 =<br>Outputs Disabled, 01 = V <sub>OUTN</sub><br>Ramp 1st, 10 = V <sub>OUTP</sub> Ramp 1st,<br>11 = Both Ramp Together |
|                     |                       | 7   | WOTP              | Write OTP Memory                                                                                                                               |
|                     |                       | 6   | CF/<br>FAULT      | Clear Fault/OTP Programming<br>Fault                                                                                                           |
|                     |                       | 5   | RST               | Reset                                                                                                                                          |
|                     |                       | 4   | SWOFF             | Switches-Off                                                                                                                                   |
| 04h                 | CMDR                  | 3   | -                 | Reserved, Write to 0                                                                                                                           |
|                     |                       | 2   | RSEL2             | Register Select 2 (0 = OTP2,<br>1 = REG2)                                                                                                      |
|                     |                       | 1   | RSEL1             | Register Select 1 (0 = OTP1,<br>1 = REG1)                                                                                                      |
|                     |                       | 0   | RSEL0             | Register Select 0 (0 = OTP0,<br>1 = REG0)                                                                                                      |

Table 1: LT3582 Series Register Map

**OTPO/REGO and OTP1/REG1:** Data in addresses 00h and 01h is used to set the output voltages of the Boost and Inverting converters respectively. See *Setting the Output Voltages* for more information.

**OTP2/REG2:** Data in address 02h configures the output voltage sequencing, sets a fine voltage adjust for  $V_{OUTP}$ , and determines if further OTP programming is permitted or not. Proper uses of the bits in address 02h are discussed in the following sections.

#### Setting the Output Voltages ( $V_P$ , $V_{PLUS}$ and $V_N$ Bits)

The LT3582 series contains two resistor dividers which are programmable in the LT3582, to set the output voltages. The positive output voltage  $V_{OUTP}$  is adjustable in 25mV steps by setting the  $V_P$  bits in REG0/OTP0 in addition to the  $V_{PLUS}$  bit in REG2/OTP2.

 $V_{OUTP} = 3.2V + (V_P \bullet 50mV) + (V_{PLUS} \bullet 25mV)$ 

where:

 $V_P$  = an integer value from 0 to 191  $V_{PLUS}$  = 0 or 1

The  $V_{OUTN}$  voltage is adjustable in –50mV steps by setting the  $V_N$  bits in REG1/0TP1.

 $V_{OUTN} = -1.2V - (V_N \bullet 50mV)$ 

where:

 $V_N$  = an integer value from 0 to 255

**Dynamically Changing the Output Voltage (LT3582 Only):** After output regulation has been reached, it's possible to change the output voltages by writing new values to the  $V_N$  or  $V_P$  bits. When reducing the magnitude of an output voltage, it will decay at a rate dependent on the load current and capacitance. Configuring a large increase in magnitude of an output voltage can cause a large increase in switch current to charge the output capacitor. Before reconfiguring the outputs, consider forcing a soft-start by asserting the SWOFF bit before writing the new  $V_P$  or  $V_N$  codes. Subsequently clearing SWOFF initiates the new soft-start sequence.

### Soft-Start/Output Voltage Ramping (IRMP Bits)

The LT3582 series contains soft-start circuitry to control the output voltage ramp rates, therefore limiting peak switch currents during start-up. High switch currents are inherent in switching regulators during start-up since the feedback loop is saturated due to  $V_{OUT}$  being far from its final value. The regulator tries to charge the output capacitor as quickly as possible which results in large currents.

Capacitors must be connected from RAMPP and RAMPN to ground for soft-start. During shutdown or when the SWOFF bit is set, the RAMP capacitors are discharged to ground. After SHDN rises or SWOFF is cleared, the capacitors are charged by programmable (LT3582 only) currents, thus creating linear voltage ramps. The  $V_{OUT}$  voltages ramp in proportion to their respective RAMP voltages according to:

$$V_{OUT}$$
 RAMP RATE =  $\left(\frac{V_{OUT}}{0.8V}\right) \cdot \left(\frac{I_{RAMP}}{C_{RAMP}}\right)$  Volts / Sec  
Proportionality Constant

RAMP pin ramp rate (V/Sec) —

where:

| I <sub>RAMP</sub> = | RAMP pin charging current set by IRMP  |
|---------------------|----------------------------------------|
|                     | bits (1µA, 2µA, 4µA or 8µA for LT3582, |
|                     | 1µA for LT3582-5/LT3582-12)            |
| $C_{RAMP} =$        | External RAMP pin capacitor (Farads)   |
| $V_{OUT} =$         | Output voltage during regulation       |

For example, selecting  $I_{RAMP} = 1\mu A$ ,  $C_{RAMP} = 10nF$  and  $V_{OUTP} = 12V$  results in a power-up ramp rate of 1.5Volt/ms (see Figure 6).

Ramp rates less than 1-10V/ms generally result in good start-up characteristics. The outputs should linearly follow the RAMPx voltages with no distortions. Figure 7 shows an excessive start-up ramp rate of ~120V/ms in which



several start-up issues have occurred: A) the expected  $V_{OUTP}$  ramp up path is not followed B) inductor current ringing occurs C) the  $V_{OUTP}$  ramp rate is limited due to the output disconnect current limit being reached D) additional ringing occurs when the CAPP pin starts charging E) output voltage overshoot occurs because the inductor currents are maximized during the output ramp-up.

In some cases it may be desirable to use only one RAMP pin capacitor. In cases where PUSEQ = 11 (see the *Power-Up Sequencing* section) the RAMPP and RAMPN pins can be connected together and to a single capacitor. In this case the capacitor will charge with twice the current configured by the IRMP bits.

**Ramping V<sub>OUTP</sub> from Ground:** The LT3582 series has the unique ability to generate a smooth  $V_{OUTP}$  voltage ramp starting from ground and continuing all the way up to regulation (see Figure 6). This ability is not possible with typical Boost converters in which the output is taken from the cathode of the Schottky diode (CAPP node in Figure 5).



Figure 5. Boost Converter Topology



Figure 6.  $V_{OUTP}$  Soft-Start Ramping from Ground

The LT3582 series incorporates an output disconnect PMOS allowing V<sub>OUTP</sub> to be grounded during shutdown. Once enabled, the Disconnect Control circuit actively drives the PMOS gate allowing V<sub>OUTP</sub> to ramp up linearly as shown in Figure 6. Once V<sub>OUTP</sub> reaches regulation, the PMOS is fully turned "on" to reduce resistance and improve efficiency.

#### Power-Up Sequencing (PUSEQ bits)

Once enabled, the part requires a delay of  $T_{START-UP}$  (64µs typ) to properly configure itself. Once configured, the order in which  $V_{OUTP}$  and  $V_{OUTN}$  ramp to regulation is controlled by the PUSEQ bits. The combinations available for the LT3582 are shown in Table 2. The LT3582-5/LT3582-12 are pre-configured with the 11 combination.

#### Table 2. Power-Up Sequences

| PUSEQ[1:0] | Power-Up Sequence                                                 |  |
|------------|-------------------------------------------------------------------|--|
| 00         | Outputs are disabled, neither output ramps up                     |  |
| 01         | V <sub>OUTN</sub> ramps up 1st, followed by V <sub>OUTP</sub>     |  |
| 10         | $V_{\mbox{OUTP}}$ ramps up 1st, followed by $V_{\mbox{OUTN}}$     |  |
| 11         | Both $V_{OUTP}$ and $V_{OUTN}$ ramp-up starting at the same time. |  |

Selecting the 01 or 10 combinations cause one of the outputs to start ramping shortly after SHDN rises. The ramp rate of  $V_{OUT}$  is controlled by the RAMP pin as discussed in the Soft-Start section. After  $V_{OUT}$  nears its target regula-



Figure 7. V<sub>OUTP</sub> Soft-Start with Excessive Ramp Rate

tion voltage, the remaining output is activated and ramps under control of its respective RAMP pin (see Figure 8). The power-up sequencing concludes when both outputs have reached regulation.

**Evaluating PUSEQ Settings (LT3582 Only):** After SHDN rises, the LT3582 uses the PUSEQ configuration found in OTP. The effects of differing PUSEQ settings can be observed without writing to OTP by taking the following actions:

- 1. Write the SWOFF bit high, stopping both converters and discharging the RAMP pins.
- 2. Write the desired settings to the PUSEQ bits in REG2.
- 3. Set the RSEL2 bit high which selects the REG2 configuration settings.
- 4. Write SWOFF low which restarts both converters.

This will initiate the desired power-up sequence that can be observed with an oscilloscope.

### Power-Down Discharge (PDDIS bit)

The PDDIS bit is used to enable power-down discharge. This bit is pre-configured to a "1" for the LT3582-5 and LT3582-12, thus enabling power-down discharge.Setting PDDIS = 0 disables the power-down discharge causing the chip to shut down immediately after SHDN falls. The PDDIS bit must only be set in conjunction with PUSEQ being set to 11. Driving  $\overline{SHDN}$  low, with powerdown discharge enabled (PDDIS = 1) causes the chip to power-down after first discharging the output voltages. Specifically, driving  $\overline{SHDN}$  low causes the following sequence of events to happen:

- 1. Both converters are turned off.
- 2. Discharge currents are enabled to discharge the output capacitors
  - See Electrical Characteristics for  $I_{VOUTP\text{-}PDS}$  and  $I_{CAPP\text{-}PDS}$  which help discharge  $V_{OUTP}$  and CAPP
  - See Electrical Characteristics for  $I_{VOUTN\text{-}PDS}$  which helps discharge  $V_{OUTN}$
- 3. The chip waits until the output voltages have discharged to within ~0.5V to ~1.5V of ground.
- 4. Discharge currents are disabled and the LT3582 powers down.

Since the LT3582 series won't power-down until both outputs are discharged (when power-down sequencing is enabled), make sure  $V_{OUTP}$  and  $V_{OUTN}$  can be grounded. This is not a problem in most topologies. However, read the section *Output Disconnect Operating Limits* for additional information.



Figure 8. Power-Up Sequencing (PUSEQ = 10)



### Configuration Lockout (LOCK bit)

After a desired configuration is programmed into OTP, the LOCK bit can be set to prohibit subsequent changes to the configuration. The LT3582-5 and LT3582-12 are preconfigured with the LOCK bit set to a logic "1" which:

- Forces the chip to use the OTP configuration only.
- Forces all I<sup>2</sup>C reads from addresses 0-2 to return OTP data.
- Prohibits any further programming of the OTP memory. Any further attempts to program OTP leaves the OTP memory unchanged and sets the FAULT bit in the CMDR.

The LOCK OTP bit is set by programming a logic "1" into bit 6 of OTP2. Regardless of the RSEL2 setting, I<sup>2</sup>C reads of the LOCK bit always indicate the LOCKed or unlocked state of the OTP memory.

#### OTP Programming (LT3582 only)

The LT3582 contains One Time Programmable non-volatile memory to permanently store the chip configuration. Before programming, it's recommended to set the SWOFF bit to disable switching activity and prevent unexpected chip behavior while the configuration is being changed. Programming involves the transfer of information from the REG bytes to the OTP bytes. Therefore, valid data must first be written to the desired REG bytes. After the REG bytes are written, they are selected by setting the corresponding RSEL bits in the CMDR. This forces the chip into the desired configuration and selects those bytes for programming to OTP. After 15V has been applied to V<sub>PP</sub>, the WOTP bit is set in the CMDR to start the programming. Finally, the WOTP bit is cleared to finish the programming. An example programming algorithm is given below.

OTP programming draws about 3mA to 6mA per bit from the V<sub>PP</sub> pin. It is possible to program all 23 bits simultaneously (up to ~138mA), but it is recommended that one byte

is programmed at a time to reduce noise on V<sub>PP</sub> caused by the sudden change in current. A 1-10 $\mu$ F V<sub>PP</sub> bypass capacitor is also recommended to prevent voltage droop after programming begins. Also, avoid hot-plugging V<sub>PP</sub> which results in very fast voltage ramp rates and can lead to excessive voltage on the V<sub>PP</sub> pin.

#### Example OTP Programming Algorithm:

- 1. Apply 15V to the  $V_{P-P}$  pin. This can be done at any time before step 5.
- 2. Write 50h to the CMDR. This disables the power switches during programming by setting the SWOFF bit in the CMDR. This also clears the FAULT bit.
- 3. Write desired data to REG0-REG2.
- 4. Write 11h to the CMDR. This selects REG0 for programming while keeping the switches off.
- 5. Write 91h to the CMDR. This programs the REG0 data to OTP0.
- 6. Write 11h to the CMDR. This command can be sent immediately after step 5. This stops the programming.
- 7. Read the CMDR and verify that the FAULT bit is not set.
- 8. Repeat steps 4-7 for the remaining bytes that need programming.
- 9. Write 10h to the CMDR. This selects the OTP data for read verification.
- 10. Read the OTP data and verify the contents.
- 11. Write 00h to CMDR. This enables the power switches and the chip will operate from the OTP configuration.
- 12. Float the  $V_{\text{PP}}$  pin. This can be done at any time after step 8.



#### **Choosing Inductors**

Several series of inductors that work well with the LT3582 series are listed in Table 3. This table is not complete, and there are many other manufacturers and parts that can be used. Consult each manufacturer for more detailed information and for their entire selection of related parts. as many different sizes and shapes are available.

| Coilcraft           | LPS3008-LPS4018 Series,<br>XPL2010 Series | www.coilcraft.com |
|---------------------|-------------------------------------------|-------------------|
| Murata              | LQH32C, LQH43C Series                     | www.murata.com    |
| Sumida              | CDRH26D09, CDRH26D11,<br>CDRH3D14 Series  | www.sumida.com    |
| TDK                 | VLF and VLCF Series                       | www.tdk.com       |
| Würth<br>Elektronik | WE-TPC Series Type T, TH,<br>XS and S     | www.we-online.com |

Inductances of 2.2µH to 10µH typically result in a good tradeoff between inductor size and system performance. More inductance typically yields an increase in efficiency at the expense of increased output ripple. Less inductance may be used in a given application depending on required efficiency and output current. For higher efficiency, choose inductors with high frequency core material, such as ferrite, to reduce core losses. Also to improve efficiency, choose inductors with more volume for a given inductance. The inductor should have low DCR (copper-wire resistance) to reduce I<sup>2</sup>R losses, and must be able to handle the peak inductor current without saturating. To minimize radiated noise, use a toroidal or shielded inductor (note that the inductance of shielded types will drop more as current increases, and will saturate more easily).

**Peak Current Rating:** Real inductors can experience a drop in inductance as current and temperature increase. The inductors should have saturation current ratings higher than the peak inductor currents. The peak inductor currents can be calculated as:

$$I_{PK} \cong I_{LIMIT} + \frac{V_{LSWON} \bullet T_{OS}}{L} mA$$

where:

| I <sub>PK</sub> = | Peak inductor | current |
|-------------------|---------------|---------|
|-------------------|---------------|---------|

- = Typically 350mA for Boost and 600mA LIMIT for Inverting L
  - = Inductance in µH
- $V_{ISWON}$  = Maximum inductor voltage when the power switch is "on." Typically max VIN for the Boost and Inverting converters.
- = 100 for Boost and 125 for Inverting T<sub>OS</sub>





**Maximum Load Currents:** Use one of the following equations to estimate the maximum output load current for the positive and negative output voltages:

 $I_{OUTP} =$ 

$$\left(\frac{V_{\text{IN}(\text{MIN})}}{V_{\text{OUTP}}}\right) \bullet \left(I_{\text{PK}} - \frac{T_{\text{OFF}} - \text{MIN} \bullet (V_{\text{OUTP}} + 0.5 - V_{\text{IN}(\text{MIN})})}{2 \bullet L}\right) \bullet 0.8\eta$$

or  $I_{OUTN} =$ 

$$\left(\frac{V_{\text{IN}(\text{MIN})}}{V_{\text{IN}(\text{MIN})} + |V_{\text{OUTN}}|}\right) \bullet \left(I_{\text{PK}} - \frac{T_{\text{OFF}} MIN \bullet (|V_{\text{OUTN}}| + 0.5)}{2 \bullet L}\right) \bullet 0.8\eta$$

where:

V<sub>OUT</sub> = Regulation voltage

- $V_{IN(MIN)}$  = Minimum input voltage.
- I<sub>PK</sub> = Peak inductor current. See the *Peak Current Rating* section. Use minimum I<sub>LIMIT</sub> rating for these calculations.
- η = Power conversion efficiency (about 88% for Boost or 78% for Inverting)
- T<sub>OFF\_MIN</sub>= Minimum switch off time. Typically 100ns for Boost and 125ns for Inverting.

I<sub>OUT</sub> = Output load current

For example, if  $V_{OUTP}$  = 10V,  $V_{OUTN}$  = –10V,  $V_{IN}$  = 5V, and L = 4.7µH then  $I_{OUTP}$  = 117mA and  $I_{OUTN}$  = 105mA.

Note: The 155mA (Typ) current limit of the output disconnect PMOS (see Electrical Characteristics) may limit maximum  $I_{OUTP}$  unless CAPP is shorted to  $V_{OUTP}$ . See the *Improving Boost Converter Efficiency* section.

**Maximum Slew Rate:** Lower inductance causes higher current slew rates which can lead to current limit overshoot. Choose an inductance higher than  $L_{MIN}$  to limit the overshoot:

 $L_{MIN} = V_{IN(MAX)} \bullet 0.2 \mu H$ 

where  $V_{IN(MAX)}$  is the maximum input voltage. Using the previous example  $V_{IN}$  = 3V,  $L_{MIN}$  = 0.6 $\mu H.$ 

### **Capacitor Selection**

The small size and low ESR of ceramic capacitors makes them suitable for most LT3582 series applications. X5R and X7R types are recommended because they retain their capacitance over wider voltage and temperature ranges than other types such as Y5V or Z5U. A 4.7µF input capacitor and a 2.2 $\mu$ F to 10 $\mu$ F output capacitor are sufficient for most LT3582 series applications. Always use a capacitor with a sufficient voltage rating. Many capacitors rated at 2.2µF to 10µF, particularly 0805 or 0603 case sizes, have greatly reduced capacitance at the desired output voltage. Generally a 1206 capacitor will be adequate. A 0.22µF to 1µF capacitor placed on the CAPP node is recommended to filter the inductor current while the larger  $2.2\mu$ F to  $10\mu$ F placed on the V<sub>OUTP</sub> and V<sub>OUTN</sub> nodes will give excellent transient response and stability. Avoid placing large value capacitors (generally >  $6.8\mu$ F) on **both** CAPP and V<sub>OUTP</sub>. This configuration can be less stable since it creates two poles, one at the CAPP pin and the other at the  $V_{OUTP}$ pin, which can be near each other in frequency. Table 4 shows a list of several capacitor manufacturers. Consult the manufacturers for more detailed information and for their entire selection of related parts.

| MANUFACTURER | PHONE        | URL             |  |
|--------------|--------------|-----------------|--|
| Kemet        | 408-986-0424 | www.kemet.com   |  |
| Murata       | 814-237-1431 | www.murata.com  |  |
| Taiyo Yuden  | 408-573-4150 | www.t-yuden.com |  |
| TDK          | 847-803-6100 | www.tdk.com     |  |

#### Table 4. Ceramic Capacitor Manufacturers

#### **Diode Selection**

Schottky diodes, with their low forward voltage drops and fast switching speeds, are recommended for use with the LT3582 series. The Diodes Inc. B0540WS is a very good choice in a small SOD-323 package. This diode is rated to handle an average forward current of 500mA and performs well across a wide temperature range. Schottky diodes with very low forward voltage drops are also available. These diodes may improve efficiency at moderate and cold temperatures, but will likely reduce efficiency at higher temperatures due to excessive reverse leakage currents.

#### **Output Disconnect Operating Limits**

The LT3582 series has a PMOS output disconnect switch connected between CAPP and  $V_{OUTP}$ . During normal operation, the switch is closed and current is internally limited to about 155mA (see Figure 9). Make sure that the output load current doesn't exceed the PMOS current limit. Exceeding the current limit causes a significant rise in PMOS power consumption which may damage the device.

During shutdown, the PMOS switch is open and CAPP is isolated from  $V_{OUTP}$  up to a voltage difference of 5-5.5V. In most cases this allows  $V_{OUTP}$  to discharge to ground. However, when the Boost inductor input exceeds 5.5V, the CAPP- $V_{OUTP}$  voltage may exceed 5V allowing some current flow through the PMOS switch. In addition, applying CAPP- $V_{OUTP}$  voltages in excess of 5.7V(typical) may activate internal protection circuitry which turns the PMOS "on" (see Figure 10). If the current is not limited, this can lead to a sharp increase in the PMOS power consumption and may damage the device. If this situation cannot be avoided, limit PMOS power consumption to less than 1/3 Watt (about 50mA at 7V) to avoid damaging the device. Refer to the Absolute Maximum Ratings table for maximum limits on CAPP- $V_{OUTP}$  voltages and currents.



Figure 9. PMOS Current vs Voltage During Normal Operation

### **Improving Boost Converter Efficiency**

The efficiency of the Boost converter can be improved by shorting the CAPP pin to the  $V_{OUTP}$  pin (see Figure 11). The power loss in the PMOS disconnect circuit is then made negligible. In most applications, the associated CAPP pin capacitor can be removed and the larger  $V_{OUTP}$  capacitor can adequately filter the output voltage.



Figure 10. PMOS Current vs Voltage During Shutdown



Figure 11. Improved Efficiency





Note that the ripple voltage on V<sub>OUTP</sub> will typically increase in this configuration since the output disconnect PMOS, when not shorted, helps to create an RC filter at the output. Also, if the V<sub>OUTP</sub> pin is shorted to CAPP, the power-down discharge should not be enabled. V<sub>OUTP</sub> cannot be discharged to ground during shutdown due to the path from V<sub>IN</sub> to V<sub>OUTP</sub> through the external inductor and diode. Finally, due to the path from V<sub>IN</sub> to V<sub>OUTP</sub>, current will flow through the integrated feedback resistor whenever voltage is present on V<sub>IN</sub>.

#### **Inrush Current**

When the Boost inductor input voltage (usually  $V_{IN}$ ) is stepped from ground to the operating voltage, a high level of inrush current may flow through the inductor and Schottky diode into the CAPP capacitor. Conditions that increase inrush current include a larger more abrupt voltage step at the inductor input, larger CAPP capacitors and inductors with low inductances and/or low saturation currents. For circuits that use output capacitor values within the recommended range and have input voltages of less than 5V, inrush current remains low, posing no hazard to the devices. In cases where there are large input voltage steps (more than 5V) and/or a large CAPP capacitor is used, inrush current should be measured to ensure safe operation.

#### Thermal Lockout

If the die temperature reaches approximately 147°C, the part will go into thermal lockout. In this event, the chip is reset which turns off the power switches and starts to discharge the RAMP capacitors. The part will be re-enabled when the die temperature drops by about 3.5°C.

#### **Board Layout Considerations**

As with all switching regulators, careful attention must be paid to the PCB board layout and component placement. To maximize efficiency, switch rise and fall times are made as short as possible. To prevent electromagnetic interference (EMI) problems, proper layout of the high frequency switching path is essential. The voltage signals of the SWP and SWN pins have sharp rising and falling edges. Minimize the length and area of all traces connected to the SWP/SWN pins and always use a ground plane under





<sup>➢</sup> VIAS TO GROUND PLANE UNDER PIN 17 REQUIRED TO IMPROVE THERMAL PERFORMANCE



Figure 12. Suggested Component Placement (Not to Scale)







Also See Typical Characteristics and Front Page for Additional Data





#### ±5V Outputs from a Single 2.7V to 3.8V Input

Efficiency and Power Loss, Load from  $V_{OUTP}$  to GND



Efficiency and Power Loss, Load from  $V_{\mbox{OUTN}}$  to GND



#### Efficiency and Power Loss, Load from $V_{OUTP}$ to $V_{OUTN}$







±5V Outputs from a Single 2.7V to 3.8V Input (Improved Efficiency)











#### 12V and -5V Outputs from a Single 2.7V to 5.5V Input

#### Efficiency and Power Loss, Load from $V_{OUTP}$ to GND



#### Efficiency and Power Loss, Load from $V_{\mbox{OUTN}}$ to GND



#### Efficiency and Power Loss, Load from VOUTP to VOUTN



**TECHNOLOGY** 

### PACKAGE DESCRIPTION



UD Package 16-Lead Plastic QFN (3mm × 3mm) (Reference LTC DWG # 05-08-1691)

- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
- MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



LINEAR TECHNOLOGY

### **REVISION HISTORY** (Revision history begins at Rev B)

| REV | DATE  | DESCRIPTION                                      | PAGE NUMBER |
|-----|-------|--------------------------------------------------|-------------|
| В   | 11/09 | Revised Title and Add text to Description        | 1           |
|     |       | Revised Pin Configuration                        | 2           |
|     |       | Added Text to I <sup>2</sup> C Interface Section | 11          |
|     |       | Revised Typical Application Drawings             | 22, 23, 24  |



**LINEAR** TECHNOLOGY

Tiny AMOLED Power Supply is 0.8mm (Max) Thin



### **RELATED PARTS**

| PART                                  | DESCRIPTION                                                                                                                                     | COMMENTS                                                                                                                           |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| LT1944/LT1944-1(Dual)                 | Dual Output 350mA I <sub>SW</sub> , Constant Off-Time,<br>High Efficiency Step-Up DC/DC Converter                                               | $V_{\text{IN}}$ : 1.2V to 15V, $V_{\text{OUT}(\text{MAX})}$ = 34V, $I_{\text{Q}}$ = 20µA, $I_{\text{SD}}$ <1µA, MS10               |
| LT1945(Dual)                          | Dual Output, Pos/Neg, 350mA I <sub>SW</sub> , Constant Off-Time,<br>High Efficiency Step-Up DC/DC Converter                                     | $V_{IN}$ : 1.2V to 15V, $V_{OUT(MAX)}$ = ±34V, $I_Q$ = 20µA, $I_{SD}$ <1µA, MS10                                                   |
| LT3463/LT3463A                        | Dual Output, Boost/Inverter, 250mA I <sub>SW</sub> , Constant<br>Off-Time, High Efficiency Step-Up DC/DC Converter<br>with Integrated Schottkys | V <sub>IN</sub> : 2.4V to 15V, V <sub>OUT(MAX)</sub> = ±40V, I <sub>Q</sub> = 40µA, I <sub>SD</sub> <1µA, DFN                      |
| LT3471                                | Dual Output, Boost/Inverter, 1.3A I <sub>SW</sub> , 1.2MHz,<br>High Efficiency Boost-Inverting DC/DC Converter                                  | $V_{IN}\!\!:$ 2.4V to 16V, $V_{OUT(MAX)}$ = ±40V, $I_Q$ = 2.5mA, $I_{SD}$ <1µA, DFN                                                |
| LT3472                                | Dual Output, Boost/Inverter, 0.35A I <sub>SW</sub> , 1.2MHz, High<br>Efficiency Boost-Inverting DC/DC Converter                                 | $V_{IN}\!\!:$ 2.2V to 16V, $V_{OUT(MAX)}$ = ±34V, $I_Q$ = 2.8mA, $I_{SD}$ <1µA, DFN                                                |
| LT3477                                | 42V, 3A, 3.5MHz Boost, Buck-Boost, Buck LED Driver                                                                                              | $V_{IN}\!\!:$ 2.5V to 25V, $V_{OUT(MAX)}$ = 40V, $I_Q$ = Analog/PWM, $I_{SD}$ <1 $\mu\text{A},$ QFN, TSSOP-20E                     |
| LT3494/LT3494A                        | 180/350mA (I <sub>SW</sub> ), Low Noise High Efficiency Step-Up DC/DC Converter                                                                 | $V_{IN}\!\!:$ 2.3V to 16V, $V_{OUT(MAX)}$ = 40V, $I_Q$ = 65µA, $I_{SD}$ <1µA, 2mm $\times$ 3mm DFN                                 |
| LT3495/LT3495B/<br>LT3495-1/LT3495B-1 | 650/350mA (I <sub>SW</sub> ), Low Noise High Efficiency Step-Up DC/DC Converter                                                                 | $V_{IN}\!\!:$ 2.5V to 16V, $V_{OUT(MAX)}$ = 40V, $I_Q$ = 60µA, $I_{SD}$ <1µA, 2mm $\times$ 3mm DFN                                 |
| LT1930/LT1930A                        | 1A (I <sub>SW</sub> ), 1.2/2.2MHz, High Efficiency Step-Up<br>DC/DC Converter                                                                   | $V_{IN}$ : 2.6V to 16V, $V_{OUT(MAX)}$ = 34V, $I_Q$ = 4.2/5.5mA, $I_{SD}$ <1µA, ThinSOT <sup>TM</sup>                              |
| LT1931/LT1931A                        | 1A (I <sub>SW</sub> ), 1.2/2.2MHz, High Efficiency Inverting DC/DC Converter                                                                    | $V_{\text{IN}}$ : 2.6V to 16V, $V_{\text{OUT}(\text{MAX})}$ = 34V, $I_{\text{Q}}$ = 4.2/5.5mA, $I_{\text{SD}}$ <1µA, ThinSOT       |
| LT3467/LT3467A                        | 1.1A (I <sub>SW</sub> ), 1.3/2.1MHz, High Efficiency Step-Up DC/DC Converter with Soft-Start                                                    | $V_{\text{IN}}$ : 2.4V to 16V, $V_{\text{OUT}(\text{MAX})}$ = 40V, $I_{\text{Q}}$ = 1.2mA, $I_{\text{SD}}$ <1µA, ThinSOT           |
| LT1618                                | 1.5A (I <sub>SW</sub> ), 1.4MHz, High Efficiency Step-Up<br>DC/DC Converter                                                                     | $V_{IN}$ : 1.6V to 18V, $V_{OUT(MAX)}$ = 35V, $I_Q$ = 1.8mA, $I_{SD}$ <1 $\mu$ A, MS10, DFN                                        |
| LT1946/LT1946A                        | 1.5A (I <sub>SW</sub> ), 1.2/2.7MHz, High Efficiency Step-Up DC/DC Converter                                                                    | $V_{\text{IN}}$ : 2.6V to 16V, $V_{\text{OUT}(\text{MAX})}$ = 34V, $I_{\text{Q}}$ = 3.2mA, $I_{\text{SD}}$ <1 $\mu\text{A}$ , MS8E |

ThinSOT is a trademark of Linear Technology Corporation.



Efficiency and Power Loss, Load from  $V_{OUTP}$  to  $V_{OUTN}$ 



