# **MOSFET** - Power, Single, P-Channel, SOT-223 -60 V, -2.6 A ### **Features** - Design for low R<sub>DS(on)</sub> - Withstands High Energy in Avalanche and Commutation Modes - AEC-Q101 Qualified NVF2955 - These Devices are Pb-Free and are RoHS Compliant ## **Applications** - Power Supplies - PWM Motor Control - Converters - Power Management ## MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Parame | Symbol | Value | Unit | | | |---------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|--------------------------------------|---------------|----| | Drain-to-Source Voltage | | | V <sub>DSS</sub> | -60 | ٧ | | Gate-to-Source Voltage | Gate-to-Source Voltage | | | ±20 | V | | Continuous Drain | Steady | T <sub>A</sub> = 25°C | I <sub>D</sub> | -2.6 | Α | | Current (Note 1) | State | T <sub>A</sub> = 85°C | | -2.0 | | | Power Dissipation (Note 1) | Steady<br>State | T <sub>A</sub> = 25°C | P <sub>D</sub> | 2.3 | W | | Continuous Drain | Steady | T <sub>A</sub> = 25°C | I <sub>D</sub> | -1.7 | Α | | Current (Note 2) | State | T <sub>A</sub> = 85°C | | -1.3 | | | Power Dissipation (Note 2) | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 1.0 | W | | Pulsed Drain Current | nt tp = 10 μs | | | -17 | Α | | Operating Junction and Storage Temperature | | | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>175 | °C | | Single Pulse Drain-to-Source Avalanche Energy ( $V_{DD}$ = 25 V, $V_{G}$ = 10 V, $I_{PK}$ = 6.7 A, L = 10 mH, $R_{G}$ = 25 $\Omega$ ) | | | EAS | 225 | mJ | | Lead Temperature for Soldering Purposes (1/8" from case for 10 seconds) | | | TL | 260 | °C | ## THERMAL RESISTANCE RATINGS | Parameter | Symbol | Max | Unit | |-------------------------------------------------|-----------------|-----|------| | Junction-to-Tab (Drain) - Steady State (Note 2) | $R_{\theta JC}$ | 14 | | | Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 65 | °C/W | | Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 150 | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. When surface mounted to an FR4 board using 1 in. pad size (Cu. area = 1.127 in2 [1 oz] including traces) ## ON Semiconductor® ### http://onsemi.com | V <sub>(BR)DSS</sub> | V <sub>(BR)DSS</sub> R <sub>DS(on)</sub> TYP I | | |----------------------|------------------------------------------------|--------| | -60 V | 145 mΩ @ –10 V | -2.6 A | #### P-Channel ## **MARKING DIAGRAM AND PIN ASSIGNMENT** SOT-223 **CASE 318E** STYLE 3 = Assembly Location = Year = Work Week = Pb-Free Package (Note: Microdot may be in either location) ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------|----------------------|-----------------------| | NTF2955T1G | SOT-223<br>(Pb-Free) | 1000 /Tape & Reel | | NVF2955T1G | SOT-223<br>(Pb-Free) | 1000/ Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. | 2. | When surface mounted to an FR4 board using the minimum recommended pad size (Cu. area = $0.341 \text{ in}^2$ ) | |----|----------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## **ELECTRICAL CHARACTERISTICS** (T<sub>.I</sub>=25°C unless otherwise stated) | Parameter | Symbol | <b>Test Condition</b> | | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------|----------------------------|------|-------|-------|-------| | OFF CHARACTERISTICS | | | | | | | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, I | <sub>D</sub> = -250 μA | -60 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | | | | 66.4 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25°C | | | -1.0 | μΑ | | | | $V_{DS} = -60 \text{ V}$ | T <sub>J</sub> = 125°C | | | -50 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | V <sub>DS</sub> = 0 V, \ | V <sub>GS</sub> = ±20 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 3) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ | I <sub>D</sub> = -1.0 mA | -2.0 | | -4.0 | V | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = -10 V | , I <sub>D</sub> = -0.75 A | | 145 | 170 | mΩ | | | | V <sub>GS</sub> = -10 \ | /, I <sub>D</sub> = -1.5 A | | 150 | 180 | | | | | V <sub>GS</sub> = -10 \ | /, I <sub>D</sub> = -2.4 A | | 154 | 185 | | | Forward Transconductance | 9FS | $V_{GS} = -15 \text{ V}, I_D = -0.75 \text{ A}$ | | | 1.77 | | S | | CHARGES AND CAPACITANCES | | | | _ | | | | | Input Capacitance | C <sub>ISS</sub> | $V_{GS} = 0 \text{ V, f} = 1.0 \text{ MHz,}$<br>$V_{DS} = 25 \text{ V}$ | | | 492 | | pF | | Output Capacitance | C <sub>OSS</sub> | | | | 165 | | | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | | 50 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | $V_{GS} = 10 \text{ V}, V_{DS} = 30 \text{ V},$ $I_{D} = 1.5 \text{ A}$ | | | 14.3 | | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | | | | 1.2 | | | | Gate-to-Source Charge | Q <sub>GS</sub> | | | | 2.3 | | | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 5.2 | | | | SWITCHING CHARACTERISTICS (Note | 4) | | | _ | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | V <sub>GS</sub> = 10 V, | V <sub>DD</sub> = 25 V, | | 11 | | ns | | Rise Time | t <sub>r</sub> | I <sub>D</sub> = 1.5 A,<br>R <sub>L</sub> = | $R_G = 9.1 \Omega$<br>25 Ω | | 7.6 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | | | | 65 | | | | Fall Time | t <sub>f</sub> | | | | 38 | | | | DRAIN-SOURCE DIODE CHARACTERIS | STICS | | | _ | | | | | Forward Diode Voltage | V <sub>SD</sub> | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25°C | | -1.10 | -1.30 | V | | | | I <sub>S</sub> = 1.5 A T <sub>J</sub> = 125°C | | | -0.9 | | | | Reverse Recovery Time | t <sub>RR</sub> | | • | | 36 | | | | Charge Time | ta | V <sub>GS</sub> = 0 V. dl <sub>s</sub> | /dt = 100 A/us. | | 20 | | ns | | Discharge Time | t <sub>b</sub> | $V_{GS} = 0 \text{ V, } dI_S/dt = 100 \text{ A/}\mu\text{s,}$ $I_S = 1.5 \text{ A}$ | | | 16 | | | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 0.139 | | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. Pulse Test: pulse width ≤ 300µs, duty cycle ≤ 2%. 4. Switching characteristics are independent of operating junction temperatures. # TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance versus Drain Current and Temperature Figure 4. On-Resistance versus Drain Current and Gate Voltage **Temperature** Figure 6. Drain-to-Source Leakage Current versus Voltage ### TYPICAL PERFORMANCE CURVES (T<sub>.J</sub> = 25°C unless otherwise noted) GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS) Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage versus Total Charge Figure 9. Resistive Switching Time Variation versus Gate Resistance Figure 10. Diode Forward Voltage versus Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy versus Starting Junction Temperature Figure 13. Thermal Response **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE. - 4. DATUMS A AND B ARE DETERMINED AT DATUM H. - 5. ALLIS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. - 6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS 6 AND 61. | | MILLIMETERS | | | | |-----|-------------|----------|------|--| | DIM | MIN. | N□M. | MAX. | | | Α | 1.50 | 1.63 | 1.75 | | | A1 | 0.02 | 0.06 | 0.10 | | | b | 0.60 | 0.75 | 0.89 | | | b1 | 2.90 | 3.06 | 3.20 | | | c | 0.24 | 0.29 | 0.35 | | | D | 6.30 | 6.50 | 6.70 | | | E | 3.30 | 3.50 | 3.70 | | | е | | 5'30 B2C | , | | | L | 0.20 | | | | | L1 | 1.50 | 1.75 | 2.00 | | | He | 6.70 | 7.00 | 7.30 | | | θ | 0° | | 10° | | RECOMMENDED MOUNTING FOOTPRINT | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 1 OF 2 | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ## **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR | STYLE 2: PIN 1. ANODE 2. CATHODE 3. NC 4. CATHODE | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN | STYLE 4: PIN 1. SOURCE 2. DRAIN 3. GATE 4. DRAIN | STYLE 5: PIN 1. DRAIN 2. GATE 3. SOURCE 4. GATE | |-----------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------| | STYLE 6: PIN 1. RETURN 2. INPUT 3. OUTPUT 4. INPUT | STYLE 7: PIN 1. ANODE 1 2. CATHODE 3. ANODE 2 4. CATHODE | 4. DHAIN STYLE 8: CANCELLED | STYLE 9: PIN 1. INPUT 2. GROUND 3. LOGIC 4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE | | STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2 | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. EMITTER<br>4. COLLECTOR | | | # GENERIC MARKING DIAGRAM\* A = Assembly Location Y = Year W = Work Week XXXXX = Specific Device Code = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 2 OF 2 | ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales