

April 1988 Revised September 2000

## 74F113

# **Dual JK Negative Edge-Triggered Flip-Flop**

#### **General Description**

The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be changed when the clock pulse is HIGH and the flipflop will perform according to the Truth Table as long as minimum setup and hold times are observed. Input data is

transferred to the outputs on the falling edge of the clock pulse.

Asynchronous input:

LOW input to  $\overline{S}_D$  sets Q to HIGH level

Set is independent of clock

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| 74F113SC     | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow |
| 74F113SJ     | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74F113PC     | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

## **Logic Symbols**



#### **Connection Diagram**



# **Unit Loading/Fan Out**

| Dia Nama                                                          | Donaintion.                              | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |
|-------------------------------------------------------------------|------------------------------------------|----------|-----------------------------------------|--|
| Pin Names                                                         | Description                              | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |
| J <sub>1</sub> , J <sub>2</sub> , K <sub>1</sub> , K <sub>2</sub> | Data Inputs                              | 1.0/1.0  | 20 μA/-0.6 mA                           |  |
| $\overline{CP}_1, \overline{CP}_2$                                | Clock Pulse Inputs (Active Falling Edge) | 1.0/4.0  | 20 μA/–2.4 mA                           |  |
| $\overline{S}_{D1}$ , $\overline{S}_{D2}$                         | Direct Set Inputs (Active LOW)           | 1.0/5.0  | 20 μA/–3.0 mA                           |  |
| $Q_1, Q_2, \overline{Q}_1, \overline{Q}_2$                        | Outputs                                  | 50/33.3  | −1 mA/20 mA                             |  |

## **Truth Table**

|                    | Inpu            | Outputs |     |                  |                  |
|--------------------|-----------------|---------|-----|------------------|------------------|
| $\overline{s}_{D}$ | S̄ <sub>D</sub> |         |     |                  | Q                |
| L                  | Х               | Χ       | Х   | Н                | L                |
| Н                  | $\sim$          | h       | h   | $\overline{Q}_0$ | $Q_0$            |
| Н                  | $\sim$          | 1       | h   | L                | Н                |
| Н                  | $\sim$          | h       | - 1 | Н                | L                |
| Н                  | $\sim$          | 1       | - 1 | $Q_0$            | $\overline{Q}_0$ |

H (h) = HIGH Voltage Level
L (l) = LOW Voltage level
]\[ = HIGH-to-LOW Clock Transition
X = Immaterial
Q\_0(\overline{\overline{O}}\_0) = Before HIGH-to-LOW Transition of Clock

Lower case letters indicate the state of the referenced input or output prior to the HIGH-to-LOW clock transition.

## **Logic Diagram**

(One Half Shown)



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

## **Absolute Maximum Ratings**(Note 1)

-65°C to +150°C Storage Temperature Ambient Temperature under Bias -55°C to +125°C

Junction Temperature under Bias -55°C to +150°C V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0VInput Voltage (Note 2) -0.5V to +7.0VInput Current (Note 2) -30 mA to +5.0 mA

Voltage Applied to Output

in HIGH State (with  $V_{CC} = 0V$ )

Standard Output -0.5V to  $V_{CC}$ 

3-STATE Output -0.5V to +5.5V

Current Applied to Output

in LOW State (Max) twice the rated I<sub>OL</sub> (mA)

## **Recommended Operating Conditions**

Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                    |                     | Min  | Тур | Max  | Units | V <sub>CC</sub> | Conditions                          |  |
|------------------|------------------------------|---------------------|------|-----|------|-------|-----------------|-------------------------------------|--|
| V <sub>IH</sub>  | Input HIGH Voltage           |                     | 2.0  |     |      | V     |                 | Recognized as a HIGH Signal         |  |
| V <sub>IL</sub>  | Input LOW Voltage            |                     |      |     | 0.8  | V     |                 | Recognized as a LOW Signal          |  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage    |                     |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA            |  |
| V <sub>OH</sub>  | Output HIGH                  | 10% V <sub>CC</sub> | 2.5  |     |      | V     | Min             | I <sub>OH</sub> = -1 mA             |  |
|                  | Voltage                      | $5\% V_{CC}$        | 2.7  |     |      | V     | IVIIII          | $I_{OH} = -1 \text{ mA}$            |  |
| V <sub>OL</sub>  | Output LOW                   | 10% V <sub>CC</sub> |      |     | 0.5  | V     | Min             | I <sub>OL</sub> = 20 mA             |  |
|                  | Voltage                      |                     |      |     |      |       |                 |                                     |  |
| I <sub>IH</sub>  | Input HIGH                   |                     |      |     | 5.0  | μА    | Max             | V <sub>IN</sub> = 2.7V              |  |
|                  | Current                      |                     |      |     | 5.0  | μА    | IVIAX           | v <sub>IN</sub> = 2.7 v             |  |
| I <sub>BVI</sub> | Input HIGH Current           |                     |      |     | 7.0  | μА    | Max             | V <sub>IN</sub> = 7.0V              |  |
|                  | Breakdown Test               |                     |      |     | 7.0  | μΛ    | IVIAA           | VIN = 7.0V                          |  |
| I <sub>CEX</sub> | Output HIGH                  |                     |      |     | 50   | μА    | Max             | V -V                                |  |
|                  | Leakage Current              |                     |      |     | 30   | μΛ    | IVIAA           | $V_{OUT} = V_{CC}$                  |  |
| V <sub>ID</sub>  | Input Leakage                |                     | 4.75 |     |      | V     | V 0.0           | $I_{ID} = 1.9  \mu A$               |  |
|                  | Test                         |                     | 4.75 |     |      | •     | 0.0             | All Other Pins Grounded             |  |
| I <sub>OD</sub>  | Output Leakage               |                     |      |     | 3.75 | μА    | 0.0             | V <sub>IOD</sub> = 150 mV           |  |
|                  | Circuit Current              |                     |      |     | 3.73 | μΑ    | 0.0             | All Other Pins Grounded             |  |
| I <sub>IL</sub>  | Input LOW Current            |                     |      |     | -0.6 |       |                 | $V_{IN} = 0.5V (J_n, K_n)$          |  |
|                  |                              |                     |      |     | -2.4 | mA    | Max             | $V_{IN} = 0.5V (\overline{CP}_n)$   |  |
|                  |                              |                     |      |     | -3.0 |       |                 | $V_{IN} = 0.5V (\overline{S}_{Dn})$ |  |
| l <sub>OZH</sub> | Output Leakage Current       |                     |      |     | 50   | μΑ    | Max             | V <sub>OUT</sub> = 2.7V             |  |
| l <sub>OZL</sub> | Output Leakage Current       |                     |      |     | -50  | μΑ    | Max             | V <sub>OUT</sub> = 0.5V             |  |
| los              | Output Short-Circuit Current |                     | -60  |     | -150 | mA    | Max             | V <sub>OUT</sub> = 0V               |  |
| Icc              | Power Supply Current         |                     |      | 12  | 19   | mA    | Max             |                                     |  |

# **AC Electrical Characteristics**

| Symbol           | Parameter                                            | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |     |     | $T_A = 0$ °C to +70°C $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |     | Units |  |
|------------------|------------------------------------------------------|-------------------------------------------------------------|-----|-----|--------------------------------------------------------------|-----|-------|--|
|                  |                                                      | Min                                                         | Тур | Max | Min                                                          | Max |       |  |
| f <sub>MAX</sub> | Maximum Clock Frequency                              | 85                                                          | 105 |     | 80                                                           |     | MHz   |  |
| t <sub>PLH</sub> | Propagation Delay                                    | 2.0                                                         | 4.0 | 6.0 | 2.0                                                          | 7.0 | no    |  |
| t <sub>PHL</sub> | $\overline{CP}_{n}$ to $Q_{n}$ or $\overline{Q}_{n}$ | 2.0                                                         | 4.0 | 6.0 | 2.0                                                          | 7.0 | ns    |  |
| t <sub>PLH</sub> | Propagation Delay                                    | 2.0                                                         | 4.5 | 6.5 | 2.0                                                          | 7.5 | 20    |  |
| t <sub>PHL</sub> | $\overline{S}_{Dn}$ to $Q_n$ or $\overline{Q}_n$     | 2.0                                                         | 4.5 | 6.5 | 2.0                                                          | 7.5 | ns    |  |

# **AC Operating Requirements**

|                    | Parameter                                                 | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ |     | $T_A = 0$ °C to +70°C |     | Units |  |
|--------------------|-----------------------------------------------------------|---------------------------------------|-----|-----------------------|-----|-------|--|
| Symbol             |                                                           |                                       |     | $V_{CC} = +5.0V$      |     |       |  |
|                    |                                                           | Min                                   | Max | Min                   | Max |       |  |
| t <sub>S</sub> (H) | Setup Time, HIGH or LOW                                   | 4.0                                   |     | 5.0                   |     |       |  |
| t <sub>S</sub> (L) | $J_n$ or $K_n$ to $\overline{CP}_n$                       | 3.0                                   |     | 3.5                   |     | ns    |  |
| t <sub>H</sub> (H) | Hold Time, HIGH or LOW                                    | 0                                     |     | 0                     |     | ns    |  |
| t <sub>H</sub> (L) | $J_n$ or $K_n$ to $\overline{CP}_n$                       | 0                                     |     | 0                     |     |       |  |
| t <sub>W</sub> (H) | CP <sub>n</sub> Pulse Width                               | 4.5                                   |     | 5.0                   |     | ns    |  |
| t <sub>W</sub> (L) | HIGH or LOW                                               | 4.5                                   |     | 5.0                   |     | 115   |  |
| t <sub>W</sub> (L) | S <sub>Dn</sub> Pulse Width, LOW                          | 4.5                                   |     | 5.0                   |     | ns    |  |
| t <sub>REC</sub>   | $\overline{S}_{Dn}$ to $\overline{CP}_n$<br>Recovery Time | 4.0                                   |     | 5.0                   |     | ns    |  |



14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow Package Number M14A



#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 0.740 - 0.770(18.80 - 19.56)0.090 (2.286) 14 13 12 11 10 9 8 14 13 12 0.250 ± 0.010 PIN NO. 1 IDENT PIN NO. 1 IDENT 1 2 3 4 5 6 7 1 2 3 $\frac{0.092}{(2.337)}$ DIA 0.030 MAX (0.762) DEPTH OPTION 1 OPTION 02 $\frac{0.135 \pm 0.005}{(3.429 \pm 0.127)}$ 0.300 - 0.320 $\overline{(7.620 - 8.128)}$ 0.065 $\frac{0.145 - 0.200}{(3.683 - 5.080)}$ 0.060 4° TYP Optional (1.524) (1.651) $\frac{0.008 - 0.016}{(0.203 - 0.406)}$ TYP 0.020 (0.508) 0.125 - 0.150 $0.075 \pm 0.015$ $\overline{(3.175 - 3.810)}$ 0.280 (1.905 ± 0.381) (7.112) MIN 0.014 - 0.0230.100 ± 0.010 (2.540 ± 0.254) TYP (0.356 - 0.584) $\frac{0.050\pm0.010}{(1.270-0.254)}$ TYP 0.325 <sup>+0.040</sup> -0.015

14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N14A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

 $8.255 + 1.016 \\ -0.381$ 

www.fairchildsemi.com

N14A (REV F)