

SCES357F – JULY 2001 – REVISED FEBRUARY 2010

# 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS

Check for Samples: SN74VMEH22501

# FEATURES

- Member of the Texas Instruments Widebus™ Family
- UBT<sup>™</sup> Transceiver Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Modes
- OEC<sup>™</sup> Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference (EMI)
- Compliant With VME64, 2eVME, and 2eSST Protocol
- Bus Transceiver Split LVTTL Port Provides a Feedback Path for Control and Diagnostics Monitoring
- I/O Interfaces Are 5-V Tolerant
- B-Port Outputs (-48 mA/64 mA)
- Y and A-Port Outputs (-12 mA/12 mA)
- I<sub>off</sub>, Power-Up 3-State, and BIAS V<sub>CC</sub> Support Live Insertion
- Bus Hold on 3A-Port Data Inputs
- 26-Ω Equivalent Series Resistor on 3A Ports and Y Outputs
- Flow-Through Architecture Facilitates Printed Circuit Board Layout
- Distributed V<sub>CC</sub> and GND Pins Minimize High-Speed Switching Noise
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II

- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

| DGG                                                         | OR DG\<br>(TOP V                                                                                                |                                                                                                                      | CKAGE<br>/)                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10EBY [<br>1A [<br>1Y [<br>GND [<br>2A [<br>2Y [<br>20EBY ] | (TOP V<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19 | 48<br>47<br>46<br>45<br>44<br>43<br>42<br>41<br>40<br>39<br>38<br>37<br>36<br>35<br>34<br>33<br>32<br>31<br>30<br>29 | <ul> <li>10EAB</li> <li>V<sub>CC</sub></li> <li>1B</li> <li>GND</li> <li>BIAS V<sub>CC</sub></li> <li>2B</li> <li>V<sub>CC</sub></li> <li>2OEAB</li> <li>3B1</li> <li>GND</li> <li>V<sub>CC</sub></li> <li>3B2</li> <li>3B3</li> <li>V<sub>CC</sub></li> <li>GND</li> <li>3B4</li> <li>CLKAB</li> <li>V<sub>CC</sub></li> <li>3B5</li> </ul> |
| 3A7 [<br>3A8 [                                              | 22<br>23                                                                                                        | 27                                                                                                                   | ] 3B7<br>] 3B8                                                                                                                                                                                                                                                                                                                               |
| DIR [                                                       | 24                                                                                                              | 25                                                                                                                   | ] V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                            |

# **DESCRIPTION/ORDERING INFORMATION**

The SN74VMEH22501 8-bit universal bus transceiver has two integral 1-bit three-wire bus transceivers and is designed for 3.3-V V<sub>CC</sub> operation with 5-V tolerant inputs. The UBT<sup>™</sup> transceiver allows transparent, latched, and flip-flop modes of data transfer, and the separate LVTTL input and outputs on the bus transceivers provide a feedback path for control and diagnostics monitoring. This device provides a high-speed interface between cards operating at LVTTL logic levels and VME64, VME64x, or VME320<sup>(1)</sup> backplane topologies.

(1) VME320 is a patented backplane construction by Arizona Digital, Inc.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCES357F – JULY 2001 – REVISED FEBRUARY 2010

# **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

High-speed backplane operation is a direct result of the improved OEC<sup>™</sup> circuitry and high drive that has been designed and tested into the VME64x backplane model. The B-port I/Os are optimized for driving large capacitive loads and include pseudo-ETL input thresholds (½ V<sub>CC</sub> ± 50 mV) for increased noise immunity. These specifications support the 2eVME protocols in VME64x (ANSI/VITA 1.1) and 2eSST protocols in VITA 1.5. With proper design of a 21-slot VME system, a designer can achieve 320-Mbyte transfer rates on linear backplanes and, possibly, 1-Gbyte transfer rates on the VME320 backplane.

All inputs and outputs are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs.

Active bus-hold circuitry holds unused or undriven 3A-port inputs at a valid logic state. Bus-hold circuitry is not provided on 1A or 2A inputs, any B-port input, or any control input. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

This device is fully specified for live-insertion applications using  $I_{off}$ , power-up 3-state, and BIAS  $V_{CC}$ . The  $I_{off}$  circuitry prevents damaging current to backflow through the device when it is powered off/on. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS  $V_{CC}$  circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability.

When  $V_{CC}$  is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, output-enable (OE and OEBY) inputs should be tied to  $V_{CC}$  through a pullup resistor and output-enable (OEAB) inputs should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the drive capability of the device connected to this input.

| ORDERING INF | ORMATION |
|--------------|----------|
|--------------|----------|

| T <sub>A</sub>                      | PACKAGE <sup>(1)</sup>         |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|-------------------------------------|--------------------------------|---------------|-----------------------|------------------|--|
|                                     | BGA MicroStar™<br>Junior – ZQL | Tape and reel | SN74VMEH22501ZQLR     | VK501            |  |
| 0°C to 85°C TSSOP – DGG Tape and re |                                | Tape and reel | SN74VMEH22501DGGR     | VMEH22501        |  |
|                                     | TVSOP – DGV                    | Tape and reel | SN74VMEH22501DGVR     | VK501            |  |
|                                     |                                |               | SN74VMEH22501GQLR     | VK501            |  |

(1) Package drawings, thermal data, and symbolization are available at www.ti.com/sc/packaging.

# SN74VMEH22501



www.ti.com

SCES357F-JULY 2001-REVISED FEBRUARY 2010

|   | GQL OR ZQL PACKAGE<br>(TOP VIEW) |            |            |            |            |            |            |   |
|---|----------------------------------|------------|------------|------------|------------|------------|------------|---|
|   |                                  | 1          | 2          | 3          | 4          | 5          | 6          | _ |
| A | $\left( \right)$                 | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |   |
| в |                                  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |   |
| С |                                  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |   |
| D |                                  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |   |
| Е |                                  | $\bigcirc$ | $\bigcirc$ |            |            | $\bigcirc$ | $\bigcirc$ |   |
| F |                                  | $\bigcirc$ | $\bigcirc$ |            |            | $\bigcirc$ | $\bigcirc$ |   |
| G |                                  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |   |
| н |                                  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |   |
| J |                                  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |   |
| κ | l                                | $\bigcirc$ | $\bigcirc$ | Ο          | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | J |
|   | ~                                |            |            |            |            |            |            |   |

#### TERMINAL ASSIGNMENTS<sup>(1)</sup>

|   | 1     | 2     | 3               | 4               | 5                    | 6               |
|---|-------|-------|-----------------|-----------------|----------------------|-----------------|
| Α | 10EBY | NC    | NC              | NC              | NC                   | 10EAB           |
| В | 1Y    | 1A    | GND             | GND             | V <sub>CC</sub>      | 1B              |
| С | 2Y    | 2A    | V <sub>CC</sub> | V <sub>CC</sub> | BIAS V <sub>CC</sub> | 2B              |
| D | 3A1   | 2OEBY | GND             | GND             | 20EAB                | 3B1             |
| Е | 3A2   | LE    |                 |                 | V <sub>CC</sub>      | 3B2             |
| F | 3A3   | OE    |                 |                 | V <sub>CC</sub>      | 3B3             |
| G | 3A4   | CLKBA | GND             | GND             | CLKAB                | 3B4             |
| н | 3A5   | 3A6   | V <sub>CC</sub> | V <sub>CC</sub> | 3B6                  | 3B5             |
| J | 3A7   | 3A8   | GND             | GND             | 3B8                  | 3B7             |
| к | DIR   | NC    | NC              | NC              | NC                   | V <sub>CC</sub> |

(1) NC - No internal connection



#### SCES357F – JULY 2001 – REVISED FEBRUARY 2010

### FUNCTIONAL DESCRIPTION

The SN74VMEH22501 is a high-drive (-48/64 mA), 8-bit UBT transceiver containing D-type latches and D-type flip-flops for data-path operation in transparent, latched, or flip-flop modes. Data transmission is true logic. The device is uniquely partitioned as 8-bit UBT transceivers with two integrated 1-bit three-wire bus transceivers.

#### **Functional Description for Two 1-Bit Bus Transceivers**

The OEAB inputs control the activity of the 1B or 2B port. When OEAB is high, the B-port outputs are active. When OEAB is low, the B-port outputs are disabled.

Separate 1A and 2A inputs and 1Y and 2Y outputs provide a feedback path for control and diagnostics monitoring. The OEBY inputs control the 1Y or 2Y outputs. When OEBY is low, the Y outputs are active. When OEBY is high, the Y outputs are disabled.

The OEBY and OEAB inputs can be tied together to form a simple direction control where an input high yields A data to B bus and an input low yields B data to Y bus.

| INP  | UTS  | OUTPUT                           | MODE                           |  |  |
|------|------|----------------------------------|--------------------------------|--|--|
| OEAB | OEBY | OUTPUT                           | MODE                           |  |  |
| L    | Н    | Z                                | Isolation                      |  |  |
| Н    | Н    | A data to B bus                  | True driver                    |  |  |
| L    | L    | B data to Y bus                  |                                |  |  |
| Н    | L    | A data to B bus, B data to Y bus | True driver with feedback path |  |  |

#### **1-BIT BUS TRANSCEIVER FUNCTION TABLE**

#### **Functional Description for 8-Bit UBT Transceiver**

The 3A and 3B data flow in each direction is controlled by the  $\overline{OE}$  and direction-control (DIR) inputs. When  $\overline{OE}$  is low, all 3A- or 3B-port outputs are active. When  $\overline{OE}$  is high, all 3A- or 3B-port outputs are in the high-impedance state.

| FUNCTION TABLE |   |                   |  |  |  |
|----------------|---|-------------------|--|--|--|
| INPUTS         |   | OUTPUT            |  |  |  |
| OE DIR         |   | OUIPUI            |  |  |  |
| H X            |   | Z                 |  |  |  |
| L              | н | 3A data to 3B bus |  |  |  |
| L              | L | 3B data to 3A bus |  |  |  |

#### FUNCTION TABLE

The UBT transceiver functions are controlled by latch-enable (LE) and clock (CLKAB and CLKBA) inputs. For 3A-to-3B data flow, the UBT operates in the transparent mode when LE is high. When LE is low, the 3A data is latched if CLKAB is held at a high or low logic level. If LE is low, the 3A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB.

The UBT transceiver data flow for 3B to 3A is similar to that of 3A to 3B, but uses CLKBA.

# SN74VMEH22501



SCES357F-JULY 2001-REVISED FEBRUARY 2010

#### www.ti.com

|    | IN | PUTS  |    | OUTPUT                        | MODE                       |  |
|----|----|-------|----|-------------------------------|----------------------------|--|
| OE | LE | CLKAB | 3A | 3B                            | MODE                       |  |
| Н  | Х  | Х     | Х  | Z                             | Isolation                  |  |
| L  | L  | Н     | Х  | B <sub>0</sub> <sup>(2)</sup> |                            |  |
| L  | L  | L     | Х  | B <sub>0</sub> <sup>(3)</sup> | Latched storage of 3A data |  |
| L  | Н  | Х     | L  | L                             | True transport             |  |
| L  | н  | Х     | н  | н                             | True transparent           |  |
| L  | L  | ↑     | L  | L                             | Clocked storage of 24 date |  |
| L  | L  | Ť     | Н  | н                             | Clocked storage of 3A data |  |

Table 1. UBT TRANSCEIVER FUNCTION TABLE<sup>(1)</sup>

(1) 3A-to-3B data flow is shown; 3B-to-3A data flow is similar, but uses CLKBA.

Output level before the indicated steady-state input conditions were established, provided that CLKAB was high before LE went low

(3) Output level before the indicated steady-state input conditions were established

The UBT transceiver can replace any of the functions shown in Table 2.

#### Table 2. SN74VMEH22501 UBT Transceiver Replacement Functions

| FUNCTION                                                   | 8 BIT            |  |  |  |
|------------------------------------------------------------|------------------|--|--|--|
| Transceiver                                                | '245, '623, '645 |  |  |  |
| Buffer/driver                                              | '241, '244, '541 |  |  |  |
| Latched transceiver                                        | '543             |  |  |  |
| Latch                                                      | '373, '573       |  |  |  |
| Registered transceiver                                     | '646, '652       |  |  |  |
| Flip-flop '374, '574                                       |                  |  |  |  |
| SN74VMEH22501 UBT transceiver replaces all above functions |                  |  |  |  |





Pin numbers shown are for the DGG and DGV packages.

6

#### www.ti.com

### Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                           |                                                                                             |                                      | MIN  | MAX                   | UNIT |
|-------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------|------|-----------------------|------|
| V <sub>CC</sub> ,<br>BIAS V <sub>CC</sub> | Supply voltage range                                                                        |                                      | -0.5 | 4.6                   | V    |
| VI                                        | Input voltage range <sup>(2)</sup>                                                          |                                      | -0.5 | 7                     | V    |
| Vo                                        | /oltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> |                                      | -0.5 | 7                     | V    |
| V <sub>O</sub>                            | Voltage range applied to any output in the high or low                                      | 3A port or Y output                  | -0.5 | V <sub>CC</sub> + 0.5 | V    |
|                                           | state <sup>(2)</sup>                                                                        | B port                               | -0.5 | 4.6                   | V    |
|                                           | Output current in the low state                                                             | 3A port or Y output                  | 50   |                       |      |
| I <sub>O</sub>                            |                                                                                             | B port                               |      | 100                   | mA   |
|                                           |                                                                                             | 3A port or Y output                  |      | -50                   | Α.   |
| I <sub>O</sub>                            | Output current in the high state                                                            | B port                               | -100 |                       | mA   |
| I <sub>IK</sub>                           | Input clamp current                                                                         | V <sub>I</sub> < 0                   |      | -50                   | mA   |
| I <sub>OK</sub>                           | Output clamp current                                                                        | $V_O < 0$ or $V_O > V_{CC}$ , B port |      | -50                   | mA   |
|                                           |                                                                                             | DGG package                          |      | 70                    |      |
| $\theta_{JA}$                             | Package thermal impedance <sup>(3)</sup>                                                    | DGV package                          |      | 58                    | °C/W |
|                                           |                                                                                             | GQL/ZQL package                      |      | 42                    |      |
| T <sub>stg</sub>                          | Storage temperature range                                                                   |                                      | -65  | 150                   | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(3) The package thermal impedance is calculated in accordance with JESD 51-7.

#### Recommended Operating Conditions<sup>(1) (2)</sup>

|                                           |                                    |                             | MIN  | NOM             | MAX                         | UNIT |  |
|-------------------------------------------|------------------------------------|-----------------------------|------|-----------------|-----------------------------|------|--|
| V <sub>CC</sub> ,<br>BIAS V <sub>CC</sub> | Supply voltage                     |                             | 3.15 | 3.3             | 3.45                        | V    |  |
| V                                         | Input voltage                      | Control inputs or A port    |      | V <sub>CC</sub> | 5.5                         | V    |  |
| VI                                        | Input voltage                      | B port                      |      | V <sub>CC</sub> | 5.5                         | v    |  |
| M                                         |                                    | Control inputs or A port    | 2    |                 |                             | N    |  |
| V <sub>IH</sub> High-level input voltage  | B port                             | 0.5 V <sub>CC</sub> + 50 mV |      |                 | V                           |      |  |
| M                                         | /IL Low-level input voltage        | Control inputs or A port    |      |                 | 0.8                         | V    |  |
| VIL                                       |                                    | B port                      |      |                 | 0.5 V <sub>CC</sub> – 50 mV |      |  |
| I <sub>IK</sub>                           | Input clamp current                | <u>.</u>                    |      |                 | –18                         | mA   |  |
|                                           |                                    | 3A port and Y output        |      |                 | -12                         | 0    |  |
| I <sub>OH</sub>                           | High-level output current          | B port                      |      |                 | -48                         | mA   |  |
|                                           | Level and a deal and an end        | 3A port and Y output        |      |                 | 12                          |      |  |
| I <sub>OL</sub>                           | Low-level output current           | B port                      |      |                 | 64                          | mA   |  |
| Δt/Δv                                     | Input transition rise or fall rate | Outputs enabled             |      |                 | 10                          | ns/V |  |
| $\Delta t / \Delta V_{CC}$                | Power-up ramp rate                 | <u>.</u>                    | 20   |                 |                             | μs/V |  |
| T <sub>A</sub>                            | Operating free-air temperature     |                             | 0    |                 | 85                          | °C   |  |

 All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

(2) Proper connection sequence for use of the B-port I/O precharge feature is GND and BIAS V<sub>CC</sub> = 3.3 V first, I/O second, and V<sub>CC</sub> = 3.3 V last, because the BIAS V<sub>CC</sub> precharge circuitry is disabled when any V<sub>CC</sub> pin is connected. The control inputs can be connected at any time, but normally are connected during the I/O stage. If B-port precharge is not required, any connection sequence is acceptable, but generally, GND is connected first.

# **Electrical Characteristics**

over recommended operating free-air temperature range for A and B ports (unless otherwise noted)

| PARAMETER                        |                                     | TEST COND                                                                                                                                 | MIN                                        | TYP <sup>(1)</sup> | MAX | UNIT |                        |
|----------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------|-----|------|------------------------|
| V <sub>IK</sub>                  |                                     | $V_{CC} = 3.15 \text{ V},$ $I_{I} = -18 \text{ mA}$                                                                                       |                                            |                    |     | -1.2 | V                      |
|                                  | 3A port, any B ports, and Y outputs | $V_{CC}$ = 3.15 V to 3.45 V,                                                                                                              | I <sub>OH</sub> = -100 μA                  | $V_{CC} - 0.2$     |     |      |                        |
| . ,                              | 3A port and Y outputs               | V <sub>CC</sub> = 3.15 V                                                                                                                  | I <sub>OH</sub> = -6 mA                    | 2.4                |     |      |                        |
| V <sub>OH</sub>                  | SA port and Foulpuls                | $V_{CC} = 3.15$ V                                                                                                                         | I <sub>OH</sub> = -12 mA                   | 2                  |     |      | V                      |
|                                  | Any B port                          | V <sub>CC</sub> = 3.15 V                                                                                                                  | I <sub>OH</sub> = -24 mA                   | 2.4                |     |      |                        |
|                                  | Апу в роп                           | $v_{CC} = 3.13$ v                                                                                                                         | I <sub>OH</sub> = -48 mA                   | 2                  |     |      |                        |
| 3A port, any B pand Y outputs    | 3A port, any B ports, and Y outputs | $V_{CC}$ = 3.15 V to 3.45 V,                                                                                                              | $I_{OL} = 100 \ \mu A$                     |                    |     | 0.2  |                        |
|                                  | 24 part and V autouta               | V <sub>CC</sub> = 3.15 V                                                                                                                  | I <sub>OL</sub> = 6 mA                     |                    |     | 0.55 |                        |
| V <sub>OL</sub>                  | 3A port and Y outputs               | $v_{CC} = 3.15 v$                                                                                                                         | I <sub>OL</sub> = 12 mA                    |                    |     | 0.8  | V                      |
|                                  |                                     |                                                                                                                                           | I <sub>OL</sub> = 24 mA                    |                    |     | 0.4  |                        |
|                                  | Any B port                          | V <sub>CC</sub> = 3.15 V                                                                                                                  | I <sub>OL</sub> = 48 mA                    |                    |     | 0.55 |                        |
|                                  |                                     |                                                                                                                                           | I <sub>OL</sub> = 64 mA                    |                    |     | 0.6  |                        |
| l,                               | Control inputs,                     | V <sub>CC</sub> = 3.45 V,                                                                                                                 | $V_{I} = V_{CC} \text{ or } GND$           |                    |     | ±1   |                        |
| 1                                | 1A and 2A                           | $V_{CC} = 0 \text{ or } 3.45 \text{ V},$                                                                                                  | V <sub>I</sub> = 5.5 V                     |                    |     | 5    | μA                     |
| I <sub>OZH</sub> <sup>(2)</sup>  | 3A port, any B port, and Y outputs  | V <sub>CC</sub> = 3.45 V,                                                                                                                 | $V_{O} = V_{CC} \text{ or } 5.5 \text{ V}$ |                    |     | 5    | μA                     |
| ı (2)                            | 3A port and Y outputs               | — V <sub>CC</sub> = 3.45 V,                                                                                                               | V <sub>O</sub> = GND                       |                    |     | -5   | A                      |
| I <sub>OZL</sub> <sup>(2)</sup>  | Any B port                          |                                                                                                                                           |                                            |                    |     | -20  | μA                     |
| I <sub>off</sub>                 |                                     | $V_{CC} = 0$ , BIAS $V_{CC} = 0$ ,                                                                                                        | $V_{I}$ or $V_{O}$ = 0 to 5.5 V            |                    |     | ±10  | μΑ                     |
| I <sub>BHL</sub> <sup>(3)</sup>  | 3A port                             | V <sub>CC</sub> = 3.15 V,                                                                                                                 | V <sub>I</sub> = 0.8 V                     | 75                 |     |      | μA                     |
| I <sub>ВНН</sub> <sup>(4)</sup>  | 3A port                             | V <sub>CC</sub> = 3.15 V,                                                                                                                 | V <sub>I</sub> = 2 V                       | -75                |     |      | μA                     |
| I <sub>BHLO</sub> <sup>(5)</sup> | 3A port                             | V <sub>CC</sub> = 3.45 V,                                                                                                                 | $V_{I} = 0$ to $V_{CC}$                    | 500                |     |      | μΑ                     |
| I <sub>BHHO</sub> <sup>(6)</sup> | 3A port                             | V <sub>CC</sub> = 3.45 V,                                                                                                                 | $V_{I} = 0$ to $V_{CC}$                    | -500               |     |      | μA                     |
| I <sub>OZ(PU/PD)</sub>           | (7)                                 | $V_{CC} \le 1.5 \text{ V}, V_O = 0.5 \text{ V} \text{ to } V_{CC}, V_I = \text{GND or } V_{CC}, \overline{\text{OE}} = \text{don't care}$ |                                            |                    |     | ±10  | μA                     |
|                                  |                                     |                                                                                                                                           | Outputs high                               |                    |     | 30   |                        |
| I <sub>CC</sub>                  |                                     | $V_{CC} = 3.45 \text{ V}, I_{O} = 0,$<br>$V_{I} = V_{CC} \text{ or GND}$                                                                  | Outputs low                                |                    |     | 30   | mA                     |
|                                  |                                     |                                                                                                                                           | Outputs disabled                           |                    |     | 30   |                        |
| I <sub>CCD</sub>                 |                                     | $V_{CC} = 3.45 \text{ V}, I_{O} = 0,$                                                                                                     | Outputs enabled                            |                    | 76  |      | μA/                    |
|                                  |                                     | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>One data input switching at<br>one-half clock frequency,<br>50% duty cycle                    | Outputs disabled                           |                    | 19  |      | clock<br>MHz/<br>input |
| ΔI <sub>CC</sub> <sup>(8)</sup>  |                                     | $V_{CC}$ = 3.15 V to 3.45 V, One input a Other inputs at V <sub>CC</sub> or GND                                                           | at V <sub>CC</sub> – 0.6 V,                |                    |     | 750  | μA                     |

(1)

All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. For I/O ports, the parameters I<sub>OZH</sub> and I<sub>OZL</sub> include the input leakage current. (2)

(3) The bus-hold circuit can sink at least the minimum low sustaining current at VIL max. IBHL should be measured after lowering VIN to GND, then raising it to  $V_{\text{IL}}\xspace$  max.

The bus-hold circuit can source at least the minimum high sustaining current at VIH min. IBHH should be measured after raising VIN to (4)  $V_{CC}$ , then lowering it to  $V_{IH}$  min.

An external driver must source at least  $\mathsf{I}_{\mathsf{BHLO}}$  to switch this node from low to high. (5)

An external driver must sink at least  $I_{BHHO}$  to switch this node from high to low. (6)

High-impedance state during power up or power down (7)

(8) This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND.



#### www.ti.com

#### **Electrical Characteristics (continued)**

over recommended operating free-air temperature range for A and B ports (unless otherwise noted)

|                 | PARAMETER        | TE                            | ST CONDITIONS               | MIN | TYP <sup>(1)</sup> | MAX  | UNIT       |
|-----------------|------------------|-------------------------------|-----------------------------|-----|--------------------|------|------------|
| C               | 1A and 2A inputs | V = 2.15 V  or  0             |                             |     | 2.8                |      | ٥F         |
| Ci              | Control inputs   | V <sub>I</sub> = 3.15 V or 0  |                             |     | 2.6                |      | рг         |
| Co              | 1Y or 2Y outputs | V <sub>O</sub> = 3.15 V or 0  |                             |     | 5.6                |      | pF         |
| <u> </u>        | 3A port          | V 22V                         |                             |     | 7.9                |      | ~ <b>F</b> |
| C <sub>io</sub> | Any B port       | $V_{\rm CC} = 3.3 \text{ V},$ | $V_0 = 3.3 V \text{ or } 0$ |     | 11                 | 12.5 | pF         |

#### **Live-Insertion Specifications**

over recommended operating free-air temperature range for B port

| PARAMETER                 |                                              | TEST CONDITIONS                   |                               |     | TYP <sup>(1)</sup> | MAX  | UNIT |
|---------------------------|----------------------------------------------|-----------------------------------|-------------------------------|-----|--------------------|------|------|
|                           | $V_{CC} = 0$ to 3.15 V,                      | BIAS $V_{CC}$ = 3.15 V to 3.45 V, | $I_{O(DC)} = 0$               |     |                    | 5    | mA   |
| $I_{CC}$ (BIAS $V_{CC}$ ) | $V_{CC}$ = 3.15 V to 3.45 V <sup>(2)</sup> , | BIAS $V_{CC}$ = 3.15 V to 3.45 V, | $I_{O(DC)} = 0$               |     |                    | 10   | μA   |
| Vo                        | V <sub>CC</sub> = 0,                         | BIAS $V_{CC}$ = 3.15 V to 3.45 V  |                               | 1.3 | 1.5                | 1.7  | V    |
| I <sub>O</sub> \          | V 0                                          | $V_{O} = 0,$                      | BIAS V <sub>CC</sub> = 3.15 V | -20 |                    | -100 |      |
|                           | $V_{CC} = 0$                                 | V <sub>O</sub> = 3 V,             | BIAS $V_{CC}$ = 3.15 V        | 20  |                    | 100  | μA   |

(1) All typical values are at V\_{CC} = 3.3 V, T\_A = 25°C. (2) V\_{CC} - 0.5 V < BIAS V\_{CC}

### **Timing Requirements for UBT Transceiver**

over recommended operating conditions (unless otherwise noted) (see Figure 1 and Figure 2)

|                    |                 |                              |           | MIN                                                                                                                                                                                                 | MAX | UNIT |
|--------------------|-----------------|------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|
| f <sub>clock</sub> | Clock frequency |                              |           |                                                                                                                                                                                                     | 120 | MHz  |
| +                  | Pulse duration  | LE high                      |           | 2.5                                                                                                                                                                                                 |     | ns   |
| t <sub>w</sub>     | ruise duiation  | CLK high or low              |           | 3                                                                                                                                                                                                   |     | 115  |
|                    |                 | 3A before CLK↑               | Data high | 120         2.5         3         2.1         2         2         2         2.5         2.7         2         0         1         0         1         0                                             |     |      |
|                    |                 |                              | Data low  | 2.2                                                                                                                                                                                                 |     |      |
|                    |                 | 3A before LE↓                | CLK high  | 2                                                                                                                                                                                                   |     |      |
| +                  | Setup time      |                              | CLK low   | 2                                                                                                                                                                                                   |     | ns   |
| t <sub>su</sub>    | Setup time      | 3B before CLK↑ Data high 2.5 | 2.5       |                                                                                                                                                                                                     | 115 |      |
|                    |                 |                              | Data low  | 2.7                                                                                                                                                                                                 |     |      |
|                    |                 | 2P hoforo I E I              | CLK high  | 2                                                                                                                                                                                                   |     |      |
|                    |                 | 3B before LE↓                | CLK low   | 2                                                                                                                                                                                                   |     |      |
|                    |                 | 24 offer CLKA                | Data high | 0                                                                                                                                                                                                   |     |      |
|                    |                 | 3A after CLK↑                | Data low  | h     2.1       1     2.2       h     2       h     2       h     2.5       1     2       h     2       h     2       h     0       1     1       h     0       1     0       1     0       1     1 |     |      |
|                    |                 | 24 ofter LE                  | CLK high  | 1                                                                                                                                                                                                   |     |      |
|                    | Hold time       | 3A after LE↓                 | CLK low   | 1                                                                                                                                                                                                   |     |      |
| t <sub>h</sub>     | Hold lime       | 3D other CLIA                | Data high | 0                                                                                                                                                                                                   |     | ns   |
|                    |                 | 3B after CLK↑                | Data low  | 0                                                                                                                                                                                                   |     |      |
|                    |                 | 2P offer LE                  | CLK high  | 1                                                                                                                                                                                                   |     |      |
|                    |                 | 3B after LE↓                 | CLK low   | 0<br>0<br>1                                                                                                                                                                                         |     |      |

www.ti.com

#### Switching Characteristics for Bus Transceiver Function

over recommended operating conditions (unless otherwise noted) (see Figure 1 and Figure 2)

| PARAMETER        | FROM<br>(INPUT)  | TO<br>(OUTPUT)   | MIN | ТҮР | МАХ  | UNIT |
|------------------|------------------|------------------|-----|-----|------|------|
| t <sub>PLH</sub> | 1A or 2A         | 1B or 2B         | 5.1 |     | 8.9  | ns   |
| t <sub>PHL</sub> |                  | ID UI 2D         | 4.5 |     | 7.8  | 115  |
| t <sub>PLH</sub> | 14 05 24         | 1\/ or 2\/       | 7.2 |     | 14.5 | ~~~  |
| t <sub>PHL</sub> | 1A or 2A         | 1Y or 2Y         | 6.1 |     | 13   | ns   |
| t <sub>PZH</sub> | OEAB             | 1B or 2B         | 4.6 |     | 8.1  | ~~   |
| t <sub>PZL</sub> | OEAB             |                  | 3.7 |     | 7.4  | ns   |
| t <sub>PHZ</sub> |                  | 4D at 0D         | 3.3 |     | 9.7  |      |
| t <sub>PLZ</sub> | OEAB             | 1B or 2B         | 1.8 |     | 4.8  | ns   |
| t <sub>r</sub>   | Transition time, | B port (10%–90%) |     | 4.3 |      | ns   |
| t <sub>f</sub>   | Transition time, | B port (90%–10%) |     | 4.3 |      | ns   |
| t <sub>PLH</sub> | 1B or 2B         | 1Y or 2Y         | 1.6 |     | 5.6  | ~~   |
| t <sub>PHL</sub> |                  | IT OF ZY         | 1.6 |     | 5.6  | ns   |
| t <sub>PZH</sub> | <b>OEBY</b>      | 1\/ or 2\/       | 1.2 |     | 5.6  | ~~   |
| t <sub>PZL</sub> | UEBY             | 1Y or 2Y         | 1.8 |     | 4.9  | ns   |
| t <sub>PHZ</sub> | <b>OEBY</b>      | 1\/ or 2\/       | 1.4 |     | 5.4  | ~~~  |
| t <sub>PLZ</sub> | OEBY             | 1Y or 2Y         | 1.7 |     | 4.5  | ns   |

Copyright © 2001–2010, Texas Instruments Incorporated



#### SCES357F-JULY 2001-REVISED FEBRUARY 2010

#### Switching Characteristics for UBT Transceiver

over recommended operating conditions (unless otherwise noted) (see Figure 1 and Figure 2)

| PARAMETER        | FROM<br>(INPUT)  | TO<br>(OUTPUT)   | MIN | ТҮР | MAX          | UNIT |
|------------------|------------------|------------------|-----|-----|--------------|------|
| f <sub>max</sub> |                  |                  | 120 |     |              | MHz  |
| t <sub>PLH</sub> | 24               | 20               | 5.5 |     | 9.3          | 20   |
| t <sub>PHL</sub> | 3A               | 3B               | 4.7 |     | 8.3          | ns   |
| t <sub>PLH</sub> | LE               | 3B               | 6   |     | 10.6         | 20   |
| t <sub>PHL</sub> | LE               | 30               | 4.9 |     | 8.7          | ns   |
| t <sub>PLH</sub> | CLKAB            | 3B               | 5.8 |     | 10.1         | 20   |
| t <sub>PHL</sub> | CERAB            | JD               | 4.6 |     | 8.4          | ns   |
| t <sub>PZH</sub> | ŌĒ               | 3B               | 4.6 |     | 9.3          | 20   |
| t <sub>PZL</sub> | UE               | 30               | 3.5 |     | 8.5          | ns   |
| t <sub>PHZ</sub> | ŌĒ               | 3B               | 4.8 |     | 9.3 n<br>5.7 | 20   |
| t <sub>PLZ</sub> | GE               | JD               | 2.4 |     |              | ns   |
| tr               | Transition time, | B port (10%–90%) |     | 4.3 |              | ns   |
| t <sub>f</sub>   | Transition time, | B port (90%–10%) |     | 4.3 |              | ns   |
| t <sub>PLH</sub> | 20               | 24               | 1.7 |     | 5.9          | 20   |
| t <sub>PHL</sub> | 3B               | 3A               | 1.7 |     | 5.9          | ns   |
| t <sub>PLH</sub> | 15               | 24               | 1.7 |     | 5.9          | 20   |
| t <sub>PHL</sub> | LE               | 3A               | 1.7 |     | 5.9          | ns   |
| t <sub>PLH</sub> |                  | 24               | 1.4 |     | 5.5          | 20   |
| t <sub>PHL</sub> | CLKBA            | 3A               | 1.4 |     | 5.5          | ns   |
| t <sub>PZH</sub> | ŌĒ               | 24               | 1.5 |     | 6.2          | 20   |
| t <sub>PZL</sub> | UE               | 3A               | 2.1 |     | 5.5          | ns   |
| t <sub>PHZ</sub> | ŌĒ               | 24               | 1.8 |     | 6.2          | 20   |
| t <sub>PLZ</sub> | UE               | ЗА               | 2.3 |     | 5.6          | ns   |



# **Skew Characteristics for Bus Transceiver**

for specific worst-case V<sub>CC</sub> and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figure 1 and Figure 2)

| PARAMETER                  | FROM<br>(INPUT)   | TO<br>(OUTPUT) | MIN MAX | UNIT |  |
|----------------------------|-------------------|----------------|---------|------|--|
| t <sub>sk(LH)</sub>        | 14 05 24          | 4D or 2D       | 0.8     |      |  |
| t <sub>sk(HL)</sub>        | 1A or 2A          | 1B or 2B       | 0.7     | ns   |  |
| t <sub>sk(LH)</sub>        | 1P or 2P          | 1V or 2V       | 0.7     | 20   |  |
| t <sub>sk(HL)</sub>        | 1B or 2B 1Y or 2Y | 0.6            | ns      |      |  |
| . (1)                      | 1A or 2A          | 1B or 2B       | 1.7     |      |  |
| $t_{sk(t)}$ <sup>(1)</sup> | 1B or 2B          | 1Y or 2Y       | 1.2     | ns   |  |
|                            | 1A or 2A          | 1B or 2B       |         |      |  |
| t <sub>sk(pp)</sub>        | 1B or 2B          | 1Y or 2Y       | 1.4     | ns   |  |

(1) t<sub>sk(t)</sub> – Output-to-output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs of the same packaged device. The specifications are given for specific worst-case V<sub>CC</sub> and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [t<sub>sk(t)</sub>].

### **Skew Characteristics for UBT**

for specific worst-case V<sub>CC</sub> and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figure 1 and Figure 2)

| PARAMETER                         | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT |
|-----------------------------------|-----------------|----------------|---------|------|
| t <sub>sk(LH)</sub>               | ЗA              | 3B             | 1.3     | ns   |
| t <sub>sk(HL)</sub>               | 34              | 30             | 1.1     | 115  |
| t <sub>sk(LH)</sub>               | CLKAB           | 3B             | 0.8     | 20   |
| t <sub>sk(HL)</sub>               | CERAB           | 36             | 0.8     | ns   |
| t <sub>sk(LH)</sub>               | 3B              | 3A             | 0.7     | ns   |
| t <sub>sk(HL)</sub>               | 38              | 54             | 0.6     | 115  |
| t <sub>sk(LH)</sub>               | CLKBA           | 24             | 0.7     | 20   |
| t <sub>sk(HL)</sub>               | CERBA           | 3A             | 0.6     | ns   |
|                                   | 3A              | 3B             | 1.9     |      |
| + (1)                             | CLKAB           | 3В             | 2.1     | 20   |
| t <sub>sk(t)</sub> <sup>(1)</sup> | 3B              | 3A             | 1.2     | ns   |
|                                   | CLKBA           | 3A             | 1       |      |
|                                   | 3A              | 3B             | 2.8     |      |
|                                   | CLKAB           | 3B             | 2.7     | 20   |
| t <sub>sk(pp)</sub>               | 3B              | 3A             | 1.3     | ns   |
|                                   | CLKBA           | 3A             | 1.2     |      |

(1) t<sub>sk(t)</sub> – Output-to-output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs of the same packaged device. The specifications are given for specific worst-case V<sub>CC</sub> and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [t<sub>sk(t)</sub>].

# SN74VMEH22501



www.ti.com

SCES357F - JULY 2001 - REVISED FEBRUARY 2010



# PARAMETER MEASUREMENT INFORMATION

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\approx$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\approx$  2 ns, t<sub>f</sub>  $\approx$  2 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

#### Figure 1. Load Circuit and Voltage Waveforms

# SN74VMEH22501



www.ti.com



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\approx$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\approx$  2 ns, t<sub>f</sub>  $\approx$  2 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

#### Figure 2. Load Circuit and Voltage Waveforms



#### SCES357F-JULY 2001-REVISED FEBRUARY 2010

#### **Distributed-Load Backplane Switching Characteristics**

The preceding switching characteristics tables show the switching characteristics of the device into the lumped load shown in the parameter measurement information (PMI) (see Figure 1 and Figure 2). All logic devices currently are tested into this type of load. However, the designer's backplane application probably is a distributed load. For this reason, this device has been designed for optimum performance in the VME64x backplane as shown in Figure 3.



<sup>†</sup> Unloaded backplane trace natural impedence (Z<sub>O</sub>) is 45  $\Omega$ . 45  $\Omega$  to 60  $\Omega$  is allowed, with 50  $\Omega$  being ideal. <sup>‡</sup> Card stub natural impedence (Z<sub>O</sub>) is 60  $\Omega$ .

#### Figure 3. VME64x Backplane

The following switching characteristics tables derived from TI-SPICE models show the switching characteristics of the device into the backplane under full and minimum loading conditions, to help the designer better understand the performance of the VME device in this typical backplane. See www.ti.com/sc/etl for more information.

#### Driver in Slot 11, With Receiver Cards in All Other Slots (Full Load)

#### Switching Characteristics for Bus Transceiver Function

over recommended operating conditions (unless otherwise noted) (see Figure 3)

| PARAMETER                     | FROM<br>(INPUT)    | TO<br>(OUTPUT)                    | MIN | TYP <sup>(1)</sup> | МАХ  | UNIT |
|-------------------------------|--------------------|-----------------------------------|-----|--------------------|------|------|
| t <sub>PLH</sub>              | 1A or 2A           | 1B or 2B                          | 5.9 |                    | 8.5  | 20   |
| t <sub>PHL</sub>              |                    | TB OF 2B                          | 5.5 |                    | 8.7  | ns   |
| t <sub>r</sub> <sup>(2)</sup> | Transition time, I | Transition time, B port (10%–90%) |     | 8.6                | 11.4 | ns   |
| t <sub>f</sub> <sup>(2)</sup> | Transition time, I | B port (90%–10%)                  | 8.9 | 9                  | 10.8 | ns   |

(1) All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. All values are derived from TI-SPICE models.

(2) All  $t_r$  and  $t_f$  times are taken at the first receiver.

#### Switching Characteristics for UBT

over recommended operating conditions (unless otherwise noted) (see Figure 3)

| PARAMETER                     | FROM<br>(INPUT)  | TO<br>(OUTPUT)     | MIN | TYP <sup>(1)</sup> | МАХ  | UNIT |
|-------------------------------|------------------|--------------------|-----|--------------------|------|------|
| t <sub>PLH</sub>              | ЗА               | 3B                 | 6.2 |                    | 8.9  | 20   |
| t <sub>PHL</sub>              | ЪA               |                    | 5.6 |                    | 9    | ns   |
| t <sub>PLH</sub>              | LE               | 3B                 | 6.1 |                    | 9.1  | 20   |
| t <sub>PHL</sub>              | LE               | ЗВ                 | 5.6 |                    | 9    | ns   |
| t <sub>PLH</sub>              | CLKAB            | 20                 | 6.2 |                    | 9.1  | 20   |
| t <sub>PHL</sub>              | CLKAD            | 3B                 | 5.7 |                    | 9    | ns   |
| t <sub>r</sub> <sup>(2)</sup> | Transition time, | , B port (10%–90%) | 9   | 8.6                | 11.4 | ns   |
| t <sub>f</sub> <sup>(2)</sup> | Transition time, | , B port (90%–10%) | 8.9 | 9                  | 10.8 | ns   |

All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. All values are derived from TI-SPICE models. (1)

(2) All t<sub>r</sub> and t<sub>f</sub> times are taken at the first receiver.

#### Skew Characteristics for Bus Transceiver

for specific worst-case V<sub>CC</sub> and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figure 3)

| PARAMETER                         | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN TYP <sup>(1)</sup> MAX | UNIT |
|-----------------------------------|-----------------|----------------|----------------------------|------|
| t <sub>sk(LH)</sub>               | 1A or 2A        | 1B or 2B       | 2.5                        |      |
| t <sub>sk(HL)</sub>               | TA OLZA         |                | 3                          | ns   |
| t <sub>sk(t)</sub> <sup>(2)</sup> | 1A or 2A        | 1B or 2B       | 1                          | ns   |
| t <sub>sk(pp)</sub>               | 1A or 2A        | 1B or 2B       | 0.5 3.4                    | ns   |

(1)

All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}$ C. All values are derived from TI-SPICE models.  $t_{sk(t)}$  – Output-to-output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs of (2) the same packaged device. The specifications are given for specific worst-case V<sub>CC</sub> and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [t<sub>sk(t)</sub>].

# **Skew Characteristics for UBT**

for specific worst-case V<sub>CC</sub> and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figure 3)

| PARAMETER                         | FROM<br>(INPUT)           | TO<br>(OUTPUT) | MIN TYP <sup>(1)</sup> MAX | UNIT |
|-----------------------------------|---------------------------|----------------|----------------------------|------|
| t <sub>sk(LH)</sub>               | 24                        | 3B             | 2.4                        |      |
| t <sub>sk(HL)</sub>               | 3A                        | 3A 3D          |                            | ns   |
| t <sub>sk(LH)</sub>               |                           | 3B             | 2.7                        |      |
| t <sub>sk(HL)</sub>               | CLKAB                     | зв             | 3.4                        | ns   |
| (2)                               | 3A                        | 3B             | 1                          |      |
| t <sub>sk(t)</sub> <sup>(2)</sup> | CLKAB                     | 3B             | 1                          | ns   |
|                                   | 3A                        | 3B             | 0.5 3.4                    |      |
| <sup>I</sup> sk(pp)               | t <sub>sk(pp)</sub> CLKAB | 3B             | 0.6 3.5                    | ns   |

All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. All values are derived from TI-SPICE models.

tsk(t) - Output-to-output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs of (2)the same packaged device. The specifications are given for specific worst-case V<sub>CC</sub> and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [tsk(t)].

#### Driver in Slot 1, With One Receiver in Slot 21 (Minimum Load)

#### Switching Characteristics for Bus Transceiver Function

over recommended operating conditions (unless otherwise noted) (see Figure 3)



SCES357F-JULY 2001-REVISED FEBRUARY 2010

#### Switching Characteristics for Bus Transceiver Function (continued)

over recommended operating conditions (unless otherwise noted) (see Figure 3)

| PARAMETER                     | FROM<br>(INPUT)    | TO<br>(OUTPUT)                    | MIN | TYP <sup>(1)</sup> | МАХ        | UNIT |
|-------------------------------|--------------------|-----------------------------------|-----|--------------------|------------|------|
| t <sub>PLH</sub>              | 1A or 2A           | 1B or 2B                          | 5.5 |                    | 7.4<br>7.4 | 20   |
| t <sub>PHL</sub>              |                    |                                   | 5.3 |                    | 7.4        | ns   |
| t <sub>r</sub> <sup>(2)</sup> | Transition time, E | Transition time, B port (10%–90%) |     | 3.4                | 4.4        | ns   |
| t <sub>f</sub> <sup>(2)</sup> | Transition time, E | 3 port (90%–10%)                  | 3.7 | 3.4                | 4.8        | ns   |

All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. All values are derived from TI-SPICE models. (1)

All t<sub>r</sub> and t<sub>f</sub> times are taken at the first receiver. (2)

# Switching Characteristics for UBT

over recommended operating conditions (unless otherwise noted) (see Figure 3)

| PARAMETER                     | FROM<br>(INPUT)    | TO<br>(OUTPUT) | MIN | TYP <sup>(1)</sup> | МАХ | UNIT |  |
|-------------------------------|--------------------|----------------|-----|--------------------|-----|------|--|
| t <sub>PLH</sub>              | 24                 | 20             | 5.8 |                    | 7.9 | ~~~  |  |
| t <sub>PHL</sub>              | 3A                 | 3B             | 5.5 |                    | 7.7 | ns   |  |
| t <sub>PLH</sub>              | LE                 | 3B             | 5.9 |                    | 8   | ~~   |  |
| t <sub>PHL</sub>              | LE                 | JD             | 5.5 |                    | 7.8 | ns   |  |
| t <sub>PLH</sub>              |                    | 20             | 5.9 |                    | 8.1 |      |  |
| t <sub>PHL</sub>              | CLKAB              | 3B             | 5.5 |                    | 7.7 | ns   |  |
| t <sub>r</sub> <sup>(2)</sup> | Transition time, E | 3.9            | 3.4 | 4.4                | ns  |      |  |
| t <sub>f</sub> <sup>(2)</sup> | Transition time, E | 3.7            | 3.4 | 4.8                | ns  |      |  |

(1) All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. All values are derived from TI-SPICE models.

(2) All  $t_r$  and  $t_f$  times are taken at the first receiver.

#### **Skew Characteristics for Bus Transceiver**

for specific worst-case V<sub>CC</sub> and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figure 3)

| PARAMETER                         | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN TYP <sup>(1)</sup> M |        |
|-----------------------------------|-----------------|----------------|--------------------------|--------|
| t <sub>sk(LH)</sub>               | 1A or 2A        | 1B or 2B       |                          | 1.7    |
| t <sub>sk(HL)</sub>               |                 |                |                          | 2.1 ns |
| t <sub>sk(t)</sub> <sup>(2)</sup> | 1A or 2A        | 1B or 2B       |                          | 1 ns   |
| t <sub>sk(pp)</sub>               | 1A or 2A        | 1B or 2B       | 0.2                      | 2.1 ns |

(1)

All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}$ C. All values are derived from TI-SPICE models.  $t_{sk(t)}$  – Output-to-output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs of (2) the same packaged device. The specifications are given for specific worst-case  $V_{CC}$  and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [ $t_{sk(t)}$ ].

# **Skew Characteristics for UBT**

for specific worst-case V<sub>CC</sub> and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figure 3)

| PARAMETER                         | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN TYP <sup>(1)</sup> MAX | UNIT |
|-----------------------------------|-----------------|----------------|----------------------------|------|
| t <sub>sk(LH)</sub>               | 24              | 20             | 2                          |      |
| t <sub>sk(HL)</sub>               | 3A              | 3B             | 2.3                        | ns   |
| t <sub>sk(LH)</sub>               |                 | 20             | 2.1                        |      |
| t <sub>sk(HL)</sub>               | CLKAB           | 3B             | 2.4                        | ns   |
| . (2)                             | 3A              | 3B             | 1                          |      |
| t <sub>sk(t)</sub> <sup>(2)</sup> | CLKAB           | 3B             | 1                          | ns   |
|                                   | 3A              | 3B             | 0.2 2.5                    |      |
| t <sub>sk(pp)</sub>               | CLKAB           | 3B             | 0.2 2.9                    | ns   |

(1) All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. All values are derived from TI-SPICE models.

(2) t<sub>sk(t)</sub> – Output-to-output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs of the same packaged device. The specifications are given for specific worst-case V<sub>CC</sub> and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [t<sub>sk(t)</sub>].

By simulating the performance of the device using the VME64x backplane (see Figure 3), the maximum peak current in or out of the B-port output, as the devices switch from one logic state to another, was found to be equivalent to driving the lumped load shown in Figure 4.





#### Figure 4. Equivalent AC Peak Output-Current Lumped Load

In general, the rise- and fall-time distribution is shown in Figure 5. Since VME devices were designed for use into distributed loads like the VME64x backplane (B/P), there are significant differences between low-to-high (LH) and high-to-low (HL) values in the lumped load shown in the PMI (see Figure 1 and Figure 2).



Characterization-laboratory data in Figure 6 and Figure 7 show the absolute ac peak output current, with different supply voltages, as the devices change output logic state. A typical nominal process is shown to demonstrate the devices' peak ac output drive capability.



www.ti.com









SCES357F-JULY 2001-REVISED FEBRUARY 2010

# **TYPICAL CHARACTERISTICS**







Copyright © 2001–2010, Texas Instruments Incorporated



#### VMEbus Summary

In 1981, the VMEbus was introduced as a backplane bus architecture for industrial and commercial applications. The data-transfer protocols used to define the VMEbus came from the Motorola<sup>™</sup> VERSA bus architecture that owed its heritage to the then recently introduced Motorola 68000 microprocessor. The VMEbus, when introduced, defined two basic data-transfer operations: single-cycle transfers consisting of an address and a data transfer, and a block transfer (BLT) consisting of an address and a sequence of data transfers. These transfers were asynchronous, using a master-slave handshake. The master puts address and data on the bus and waits for an acknowledgment. The selected slave either reads or writes data to or from the bus, then provides a data-acknowledge (DTACK\*) signal. The VMEbus system data throughput was 40 Mbyte/s. Previous to the VMEbus, it was not uncommon for the backplane buses to require elaborate calculations to determine loading and drive current for interface design. This approach made designs difficult and caused compatibility problems among manufacturers. To make interface design easier and to ensure compatibility, the developers of the VMEbus architecture defined specific delays based on a 21-slot terminated backplane and mandated the use of certain high-current TTL drivers, receivers, and transceivers.

In 1989, multiplexing block transfer (MBLT) effectively increased the number of bits from 32 to 64, thereby doubling the transfer rate. In 1995, the number of handshake edges was reduced from four to two in the double-edge transfer (2eVME) protocol, doubling the data rate again. In 1997, the VMEbus International Trade Association (VITA) established a task group to specify a synchronous protocol to increase data-transfer rates to 320 Mbyte/s, or more. The unreleased specification, VITA 1.5 [double-edge source synchronous transfer (2eSST)], is based on the asynchronous 2eVME protocol. It does not wait for acknowledgement of the data by the receiver and requires incident-wave switching. Sustained data rates of 1 Gbyte/s, more than ten times faster than traditional VME64 backplanes, are possible by taking advantage of 2eSST and the 21-slot VME320 star-configuration backplane. The VME64x distributed-load backplane. Traditional VME64 backplanes with no changes theoretically can sustain 320 Mbyte/s.

*From BLT to 2eSST – A Look at the Evolution of VMEbus Protocols* by John Rynearson, Technical Director, VITA, provides additional information on VMEbus and can be obtained at www.vita.com.

| DATE | DATE TOPOLOGY    | PROTOCOL | DATA BITS | DATA TRANSFERS  | PER SYSTEM | FREQUENCY (MHz) |        |  |  |  |  |
|------|------------------|----------|-----------|-----------------|------------|-----------------|--------|--|--|--|--|
| DATE |                  | PROTOCOL | PER CYCLE | PER CLOCK CYCLE | (Mbyte/s)  | BACKPLANE       | CLOCK  |  |  |  |  |
| 1981 | VMEbus IEEE-1014 | BLT      | 32        | 1               | 40         | 10              | 10     |  |  |  |  |
| 1989 | VME64            | MBLT     | 64        | 1               | 80         | 10              | 10     |  |  |  |  |
| 1995 | VME64x           | 2eVME    | 64        | 2               | 160        | 10              | 20     |  |  |  |  |
| 1997 | VME64x           | 2eSST    | 64        | 2-No Ack        | 160–320    | 10–20           | 20–40  |  |  |  |  |
| 1999 | VME320           | 2eSST    | 64        | 2-No Ack        | 320-1000   | 20-62.5         | 40–125 |  |  |  |  |

#### **Maximum Data Transfer Rates**

#### Applicability

Target applications for VME backplanes include industrial controls, telecommunications, simulation, high-energy physics, office automation, and instrumentation systems.



# PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | •           | Pins | •    | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|-------------|------|------|--------------|---------------|--------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing     |      | Qty  | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                   |        | TOOOD        | <b>D</b> 00 | 40   | 0000 |              | (6)           |                    | 0.1- 05      |                |         |
| 74VMEH22501DGGRE4 | ACTIVE | TSSOP        | DGG         | 48   | 2000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | VMEH22501      | Samples |
| SN74VMEH22501DGG  | ACTIVE | TSSOP        | DGG         | 48   | 40   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | VMEH22501      | Samples |
|                   |        |              |             |      |      |              |               |                    |              |                | Jampies |
| SN74VMEH22501DGGR | ACTIVE | TSSOP        | DGG         | 48   | 2000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | VMEH22501      | Samples |
| SN74VMEH22501DGVR | ACTIVE | TVSOP        | DGV         | 48   | 2000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | VK501          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



20-Jan-2021

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74VMEH22501DGGR           | TSSOP           | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| SN74VMEH22501DGVR           | TVSOP           | DGV                | 48 | 2000 | 330.0                    | 16.4                     | 7.1        | 10.2       | 1.6        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

13-Jan-2021



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74VMEH22501DGGR | TSSOP        | DGG             | 48   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74VMEH22501DGVR | TVSOP        | DGV             | 48   | 2000 | 853.0       | 449.0      | 35.0        |

# **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

#### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



# **DGG0048A**

# DGG0048A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGG0048A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate

design recommendations. 8. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

#### DGG (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

**48 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated