# **SWITCHMODE™** Pulse Width Modulation Control Circuit The TL494 is a fixed frequency, pulse width modulation control circuit designed primarily for SWITCHMODE power supply control. #### **Features** - Complete Pulse Width Modulation Control Circuitry - On-Chip Oscillator with Master or Slave Operation - On-Chip Error Amplifiers - On-Chip 5.0 V Reference - Adjustable Deadtime Control - Uncommitted Output Transistors Rated to 500 mA Source or Sink - Output Control for Push-Pull or Single-Ended Operation - Undervoltage Lockout - NCV Prefix for Automotive and Other Applications Requiring Site and Control Changes - Pb-Free Packages are Available\* # **MAXIMUM RATINGS** (Full operating ambient temperature range applies, unless otherwise noted.) | Rating | Symbol | Value | Unit | |------------------------------------------------------------------|--------------------------------------|------------------------------------------------------|------| | Power Supply Voltage | V <sub>CC</sub> | 42 | V | | Collector Output Voltage | V <sub>C1</sub> ,<br>V <sub>C2</sub> | 42 | V | | Collector Output Current<br>(Each transistor) (Note 1) | I <sub>C1</sub> , I <sub>C2</sub> | 500 | mA | | Amplifier Input Voltage Range | V <sub>IR</sub> | -0.3 to +42 | V | | Power Dissipation @ T <sub>A</sub> ≤ 45°C | P <sub>D</sub> | 1000 | mW | | Thermal Resistance, Junction-to-Ambient | $R_{\theta JA}$ | 80 | °C/W | | Operating Junction Temperature | $T_J$ | 125 | °C | | Storage Temperature Range | T <sub>stg</sub> | -55 to +125 | °C | | Operating Ambient Temperature Range TL494B TL494C TL494I NCV494B | T <sub>A</sub> | -40 to +125<br>0 to +70<br>-40 to +85<br>-40 to +125 | °C | | Derating Ambient Temperature | T <sub>A</sub> | 45 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. 1. Maximum thermal limits must be observed. ## ON Semiconductor® http://onsemi.com MARKING DIAGRAMS SOIC-16 D SUFFIX CASE 751B PDIP-16 N SUFFIX CASE 648 x = B, C or I A = Assembly Location WL = Wafer Lot YY, Y = Year WW, W = Work Week G = Pb-Free Package #### **PIN CONNECTIONS** #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. <sup>\*</sup>This marking diagram also applies to NCV494. #### **RECOMMENDED OPERATING CONDITIONS** | Characteristics | Symbol | Min | Тур | Max | Unit | |--------------------------------------------|-----------------------------------|--------|-------|-----------------------|------| | Power Supply Voltage | V <sub>CC</sub> | 7.0 | 15 | 40 | V | | Collector Output Voltage | V <sub>C1</sub> , V <sub>C2</sub> | - | 30 | 40 | V | | Collector Output Current (Each transistor) | I <sub>C1</sub> , I <sub>C2</sub> | - | - | 200 | mA | | Amplified Input Voltage | V <sub>in</sub> | -0.3 | - | V <sub>CC</sub> – 2.0 | V | | Current Into Feedback Terminal | I <sub>fb</sub> | - | - | 0.3 | mA | | Reference Output Current | I <sub>ref</sub> | - | - | 10 | mA | | Timing Resistor | R <sub>T</sub> | 1.8 | 30 | 500 | kΩ | | Timing Capacitor | C <sub>T</sub> | 0.0047 | 0.001 | 10 | μF | | Oscillator Frequency | f <sub>osc</sub> | 1.0 | 40 | 200 | kHz | **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = 15 V, $C_T$ = 0.01 μF, $R_T$ = 12 kΩ, unless otherwise noted.) For typical values $T_A$ = 25°C, for min/max values $T_A$ is the operating ambient temperature range that applies, unless otherwise noted. | Characteristics | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------|------------|------------|----------| | REFERENCE SECTION | | • | • | • | • | | Reference Voltage (I <sub>O</sub> = 1.0 mA) | V <sub>ref</sub> | 4.75 | 5.0 | 5.25 | V | | Line Regulation (V <sub>CC</sub> = 7.0 V to 40 V) | Reg <sub>line</sub> | - | 2.0 | 25 | mV | | Load Regulation (I <sub>O</sub> = 1.0 mA to 10 mA) | Reg <sub>load</sub> | - | 3.0 | 15 | mV | | Short Circuit Output Current (V <sub>ref</sub> = 0 V) | I <sub>sc</sub> | 15 | 35 | 75 | mA | | OUTPUT SECTION | <u>.</u> | | | | | | Collector Off–State Current<br>(V <sub>CC</sub> = 40 V, V <sub>CE</sub> = 40 V) | I <sub>C(off)</sub> | _ | 2.0 | 100 | μА | | Emitter Off–State Current<br>V <sub>CC</sub> = 40 V, V <sub>C</sub> = 40 V, V <sub>E</sub> = 0 V) | I <sub>E(off)</sub> | - | _ | -100 | μА | | Collector–Emitter Saturation Voltage (Note 2)<br>Common–Emitter ( $V_E = 0 \text{ V}, I_C = 200 \text{ mA}$ )<br>Emitter–Follower ( $V_C = 15 \text{ V}, I_E = -200 \text{ mA}$ ) | V <sub>sat(C)</sub><br>V <sub>sat(E)</sub> | _<br>_ | 1.1<br>1.5 | 1.3<br>2.5 | V | | Output Control Pin Current Low State ( $V_{OC} \le 0.4 \text{ V}$ ) High State ( $V_{OC} = V_{ref}$ ) | loch | -<br>- | 10<br>0.2 | _<br>3.5 | μA<br>mA | | Output Voltage Rise Time<br>Common–Emitter (See Figure 12)<br>Emitter–Follower (See Figure 13) | t <sub>r</sub> | -<br>- | 100<br>100 | 200<br>200 | ns | | Output Voltage Fall Time<br>Common–Emitter (See Figure 12)<br>Emitter–Follower (See Figure 13) | t <sub>f</sub> | -<br>- | 25<br>40 | 100<br>100 | ns | <sup>2.</sup> Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient temperature as possible. **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = 15 V, $C_T$ = 0.01 $\mu$ F, $R_T$ = 12 $k\Omega$ , unless otherwise noted.) For typical values $T_A$ = 25°C, for min/max values $T_A$ is the operating ambient temperature range that applies, unless otherwise noted. | Characteristics | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------|---------------------------|----------|------| | ERROR AMPLIFIER SECTION | | | • | - | | | Input Offset Voltage (V <sub>O (Pin 3)</sub> = 2.5 V) | V <sub>IO</sub> | _ | 2.0 | 10 | mV | | Input Offset Current (V <sub>O (Pin 3)</sub> = 2.5 V) | I <sub>IO</sub> | - | 5.0 | 250 | nA | | Input Bias Current (V <sub>O (Pin 3)</sub> = 2.5 V) | I <sub>IB</sub> | - | -0.1 | -1.0 | μΑ | | Input Common Mode Voltage Range (V <sub>CC</sub> = 40 V, T <sub>A</sub> = 25°C) | V <sub>ICR</sub> | _ | 0.3 to V <sub>CC</sub> -2 | 2.0 | V | | Open Loop Voltage Gain ( $\Delta$ V $_{O}$ = 3.0 V, V $_{O}$ = 0.5 V to 3.5 V, R $_{L}$ = 2.0 k $\Omega$ ) | A <sub>VOL</sub> | 70 | 95 | - | dB | | Unity–Gain Crossover Frequency ( $V_0$ = 0.5 V to 3.5 V, $R_L$ = 2.0 k $\Omega$ ) | f <sub>C</sub> _ | - | 350 | _ | kHz | | Phase Margin at Unity–Gain ( $V_0$ = 0.5 V to 3.5 V, $R_L$ = 2.0 k $\Omega$ ) | φ <sub>m</sub> | - | 65 | _ | deg. | | Common Mode Rejection Ratio (V <sub>CC</sub> = 40 V) | CMRR | 65 | 90 | _ | dB | | Power Supply Rejection Ratio ( $\Delta V_{CC}$ = 33 V, $V_{O}$ = 2.5 V, $R_{L}$ = 2.0 k $\Omega$ ) | PSRR | - | 100 | _ | dB | | Output Sink Current (V <sub>O (Pin 3)</sub> = 0.7 V) | I <sub>O-</sub> | 0.3 | 0.7 | _ | mA | | Output Source Current (V <sub>O (Pin 3)</sub> = 3.5 V) | I <sub>O</sub> + | 2.0 | -4.0 | _ | mA | | PWM COMPARATOR SECTION (Test Circuit Figure 11) | | | 1 | · L | · L | | Input Threshold Voltage (Zero Duty Cycle) | $V_{TH}$ | - | 2.5 | 4.5 | V | | Input Sink Current (V <sub>(Pin 3)</sub> = 0.7 V) | I <sub>I</sub> _ | 0.3 | 0.7 | - | mA | | DEADTIME CONTROL SECTION (Test Circuit Figure 11) | | | | | • | | Input Bias Current (Pin 4) (V <sub>Pin 4</sub> = 0 V to 5.25 V) | I <sub>IB (DT)</sub> | - | -2.0 | -10 | μΑ | | Maximum Duty Cycle, Each Output, Push–Pull Mode ( $V_{Pin~4}=0~V,~C_{T}=0.01~\mu F,~R_{T}=12~k\Omega$ ) ( $V_{Pin~4}=0~V,~C_{T}=0.001~\mu F,~R_{T}=30~k\Omega$ ) | DC <sub>max</sub> | 45<br>- | 48<br>45 | 50<br>50 | % | | Input Threshold Voltage (Pin 4) (Zero Duty Cycle) (Maximum Duty Cycle) | V <sub>th</sub> | _<br>0 | 2.8 | 3.3 | V | | OSCILLATOR SECTION | | | | | | | Frequency ( $C_T = 0.001 \mu F$ , $R_T = 30 k\Omega$ ) | f <sub>osc</sub> | _ | 40 | _ | kHz | | Standard Deviation of Frequency* ( $C_T = 0.001 \mu F, R_T = 30 k\Omega$ ) | of <sub>osc</sub> | _ | 3.0 | _ | % | | Frequency Change with Voltage (V <sub>CC</sub> = 7.0 V to 40 V, T <sub>A</sub> = 25°C) | $\Delta f_{OSC} (\Delta V)$ | _ | 0.1 | _ | % | | Frequency Change with Temperature ( $\Delta T_A = T_{low}$ to $T_{high}$ ) ( $C_T = 0.01 \ \mu F, \ R_T = 12 \ k\Omega$ ) | $\Delta f_{\rm osc} (\Delta T)$ | - | - | 12 | % | | UNDERVOLTAGE LOCKOUT SECTION | | | | 1 | | | Turn–On Threshold (V <sub>CC</sub> increasing, I <sub>ref</sub> = 1.0 mA) | $V_{th}$ | 5.5 | 6.43 | 7.0 | V | | TOTAL DEVICE | L | | -1 | L | | | Standby Supply Current (Pin 6 at $V_{ref}$ , All other inputs and outputs open) ( $V_{CC}$ = 15 V) ( $V_{CC}$ = 40 V) | Icc | <u>-</u> | 5.5<br>7.0 | 10<br>15 | mA | | Average Supply Current $(C_T = 0.01 \mu F, R_T = 12 k\Omega, V_{(Pin 4)} = 2.0 V)$ $(V_{CC} = 15 V)$ (See Figure 12) | | _ | 7.0 | - | mA | <sup>\*</sup> Standard deviation is a measure of the statistical distribution about the mean as derived from the formula, $\sigma = \sqrt{\frac{N}{\sum (X_n - \overline{X})^2}}$ #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------|----------------------|-----------------------| | TL494BD | SOIC-16 | 48 Units / Rail | | TL494BDG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | TL494BDR2 | SOIC-16 | 2500 Tape & Reel | | TL494BDR2G | SOIC-16<br>(Pb-Free) | 2500 Tape & Reel | | TL494CD | SOIC-16 | 48 Units / Rail | | TL494CDG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | TL494CDR2 | SOIC-16 | 2500 Tape & Reel | | TL494CDR2G | SOIC-16<br>(Pb-Free) | 2500 Tape & Reel | | TL494CN | PDIP-16 | 25 Units / Rail | | TL494CNG | PDIP-16<br>(Pb-Free) | 25 Units / Rail | | TL494IN | PDIP-16 | 25 Units / Rail | | TL494ING | PDIP-16<br>(Pb-Free) | 25 Units / Rail | | NCV494BDR2* | SOIC-16 | 2500 Tape & Reel | | NCV494BDR2G* | SOIC-16<br>(Pb-Free) | 2500 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NCV494: T<sub>low</sub> = -40°C, T<sub>high</sub> = +125°C. Guaranteed by design. NCV prefix is for automotive and other applications requiring site and change control. This device contains 46 active transistors. Figure 1. Representative Block Diagram Figure 2. Timing Diagram #### **APPLICATIONS INFORMATION** #### Description The TL494 is a fixed–frequency pulse width modulation control circuit, incorporating the primary building blocks required for the control of a switching power supply. (See Figure 1.) An internal–linear sawtooth oscillator is frequency– programmable by two external components, $R_T$ and $C_T$ . The approximate oscillator frequency is determined by: $$f_{OSC} \approx \frac{1.1}{R_T \bullet C_T}$$ For more information refer to Figure 3. Output pulse width modulation is accomplished by comparison of the positive sawtooth waveform across capacitor $C_T$ to either of two control signals. The NOR gates, which drive output transistors Q1 and Q2, are enabled only when the flip–flop clock–input line is in its low state. This happens only during that portion of time when the sawtooth voltage is greater than the control signals. Therefore, an increase in control–signal amplitude causes a corresponding linear decrease of output pulse width. (Refer to the Timing Diagram shown in Figure 2.) The control signals are external inputs that can be fed into the deadtime control, the error amplifier inputs, or the feedback input. The deadtime control comparator has an effective 120 mV input offset which limits the minimum output deadtime to approximately the first 4% of the sawtooth–cycle time. This would result in a maximum duty cycle on a given output of 96% with the output control grounded, and 48% with it connected to the reference line. Additional deadtime may be imposed on the output by setting the deadtime–control input to a fixed voltage, ranging between 0 V to 3.3 V. #### **Functional Table** | Input/Output<br>Controls | Output Function | $\frac{f_{out}}{f_{osc}} =$ | |--------------------------|------------------------------|-----------------------------| | Grounded | Single-ended PWM @ Q1 and Q2 | 1.0 | | @ V <sub>ref</sub> | Push-pull Operation | 0.5 | The pulse width modulator comparator provides a means for the error amplifiers to adjust the output pulse width from the maximum percent on—time, established by the deadtime control input, down to zero, as the voltage at the feedback pin varies from 0.5 V to 3.5 V. Both error amplifiers have a common mode input range from -0.3~V to $(V_{CC}-2V)$ , and may be used to sense power–supply output voltage and current. The error–amplifier outputs are active high and are ORed together at the noninverting input of the pulse–width modulator comparator. With this configuration, the amplifier that demands minimum output on time, dominates control of the loop. When capacitor C<sub>T</sub> is discharged, a positive pulse is generated on the output of the deadtime comparator, which clocks the pulse-steering flip-flop and inhibits the output transistors, Q1 and Q2. With the output-control connected to the reference line, the pulse-steering flip-flop directs the modulated pulses to each of the two output transistors alternately for push-pull operation. The output frequency is equal to half that of the oscillator. Output drive can also be taken from Q1 or Q2, when single-ended operation with a maximum on-time of less than 50% is required. This is desirable when the output transformer has a ringback winding with a catch diode used for snubbing. When higher output-drive currents are required for single-ended operation, Q1 and Q2 may be connected in parallel, and the output-mode pin must be tied to ground to disable the flip-flop. The output frequency will now be equal to that of the oscillator. The TL494 has an internal 5.0 V reference capable of sourcing up to 10 mA of load current for external bias circuits. The reference has an internal accuracy of $\pm 5.0\%$ with a typical thermal drift of less than 50 mV over an operating temperature range of $0^{\circ}$ to $70^{\circ}$ C. Figure 3. Oscillator Frequency versus Timing Resistance Figure 4. Open Loop Voltage Gain and Phase versus Frequency Figure 5. Percent Deadtime versus Oscillator Frequency Figure 6. Percent Duty Cycle versus Deadtime Control Voltage Figure 7. Emitter–Follower Configuration Output Saturation Voltage versus Emitter Current Figure 8. Common–Emitter Configuration Output Saturation Voltage versus Collector Current Figure 9. Standby Supply Current versus Supply Voltage 15V l c Each C<sub>L</sub> 15pF Output Transistor Ε 90% 90% $V_{CC}$ 10% Figure 12. Common-Emitter Configuration **Test Circuit and Waveform** $V_{CC} = 15V$ $V_{CC}$ 150 2W 150 Figure 13. Emitter-Follower Configuration **Test Circuit and Waveform** Figure 14. Error-Amplifier Sensing Techniques Figure 15. Deadtime Control Circuit Figure 16. Soft-Start Circuit Figure 17. Output Connections for Single-Ended and Push-Pull Configurations Figure 18. Slaving Two or More Control Circuits Figure 19. Operation with V<sub>in</sub> > 40 V Using External Zener Figure 20. Pulse Width Modulated Push-Pull Converter | Test | Conditions | Results | |-----------------------|-------------------------------------------------------------------|-------------------| | Line Regulation | V <sub>in</sub> = 10 V to 40 V | 14 mV 0.28% | | Load Regulation | $V_{in} = 28 \text{ V}, I_{O} = 1.0 \text{ mA to } 1.0 \text{ A}$ | 3.0 mV 0.06% | | Output Ripple | V <sub>in</sub> = 28 V, I <sub>O</sub> = 1.0 A | 65 mV pp P.A.R.D. | | Short Circuit Current | $V_{in}$ = 28 V, $R_L$ = 0.1 $\Omega$ | 1.6 A | | Efficiency | V <sub>in</sub> = 28 V, I <sub>O</sub> = 1.0 A | 71% | L1 - 3.5 mH @ 0.3 A T1 - Primary: 20T C.T. #28 AWG Secondary: 12OT C.T. #36 AWG Core: Ferroxcube 1408P-L00-3CB Figure 21. Pulse Width Modulated Step-Down Converter | Test | Conditions | Results | | |-----------------------|----------------------------------------------------------------------|-------------------|--| | Line Regulation | V <sub>in</sub> = 8.0 V to 40 V | 3.0 mV 0.01% | | | Load Regulation | $V_{in} = 12.6 \text{ V}, I_{O} = 0.2 \text{ mA to } 200 \text{ mA}$ | 5.0 mV 0.02% | | | Output Ripple | V <sub>in</sub> = 12.6 V, I <sub>O</sub> = 200 mA | 40 mV pp P.A.R.D. | | | Short Circuit Current | $V_{in}$ = 12.6 V, $R_L$ = 0.1 $\Omega$ | 250 mA | | | Efficiency | V <sub>in</sub> = 12.6 V, I <sub>O</sub> = 200 mA | 72% | | # **MECHANICAL CASE OUTLINE** PDIP-16 **DATE 22 APR 2015** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - DIMENSIONING AND TOLERANGING FER ASME 114-3M, 1994 CONTROLLING DIMENSION: INCHES. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACKAGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH. - DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR - DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE - DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE - LEADS, WHERE THE LEADS EXIT THE BODY. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS). | | INCHES | | MILLIM | ETERS | |-----|--------|-------|----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 0.210 | | 5.33 | | A1 | 0.015 | | 0.38 | | | A2 | 0.115 | 0.195 | 2.92 | 4.95 | | b | 0.014 | 0.022 | 0.35 | 0.56 | | b2 | 0.060 | TYP | 1.52 | TYP | | С | 0.008 | 0.014 | 0.20 | 0.36 | | D | 0.735 | 0.775 | 18.67 | 19.69 | | D1 | 0.005 | | 0.13 | | | E | 0.300 | 0.325 | 7.62 | 8.26 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | | е | 0.100 | BSC | 2.54 BSC | | | eB | | 0.430 | | 10.92 | | L | 0.115 | 0.150 | 2.92 | 3.81 | | М | | 10° | | 10° | ### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | STYLE 1 | : | STYLE 2 | : | |---------|---------|---------|--------------| | PIN 1. | CATHODE | PIN 1. | COMMON DRAIN | | 2. | CATHODE | 2. | COMMON DRAIN | | 3. | CATHODE | 3. | COMMON DRAIN | | 4. | CATHODE | 4. | COMMON DRAIN | | 5. | CATHODE | 5. | COMMON DRAIN | | 6. | CATHODE | 6. | COMMON DRAIN | | 7. | CATHODE | 7. | COMMON DRAIN | | 8. | CATHODE | 8. | COMMON DRAIN | | 9. | ANODE | 9. | GATE | | 10. | ANODE | 10. | SOURCE | | 11. | ANODE | 11. | GATE | | 12. | ANODE | 12. | SOURCE | | 13. | ANODE | 13. | GATE | | 14. | ANODE | 14. | SOURCE | | 15. | ANODE | 15. | GATE | | 16. | ANODE | 16. | SOURCE | | DOCUMENT NUMBER: | 98ASB42431B | 42431B Electronic versions are uncontrolled except when accessed directly from the Document Re<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | PDIP-16 | | PAGE 1 OF 1 | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. # **MECHANICAL CASE OUTLINE** **DATE 29 DEC 2006** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - PHOI HUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | P | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | | 2.<br>3. | COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE EMITTER BASE EMITTER BASE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | CATHODE<br>ANODE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | COLLECTOR, DYE #1 BASE, #1 EMITTER, #1 COLLECTOR, #1 COLLECTOR, #2 BASE, #2 EMITTER, #2 COLLECTOR, #2 COLLECTOR, #2 COLLECTOR, #3 | STYLE 4: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COLLECTOR, DYN<br>COLLECTOR, #1<br>COLLECTOR, #2<br>COLLECTOR, #3<br>COLLECTOR, #3<br>COLLECTOR, #4<br>COLLECTOR, #4<br>BASE, #4<br>EMITTER, #4<br>BASE, #3<br>EMITTER, #3<br>BASE, #2 | | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------| | 14. | COLLECTOR | | NO CONNECTION | 14. | | 14. | | SOLDERING | FOOTPRINT | | 15. | EMITTER | | ANODE | 15. | | 15. | BASE, #1 | 8 | X | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | | ^<br>40 <del></del> | | | | | | | , | | , | | 6X 1.12 | | STYLE 5: | DDAIN DVE #4 | STYLE 6: | OATHODE | STYLE 7: | COURCE N OU | | | ' | 0.1.12 | | PIN 1. | DRAIN, DYE #1 | PIN 1. | | PIN 1. | SOURCE N-CH | Τ\ | | <u></u> | 16 | | 2. | DRAIN, #1 | 2.<br>3. | CATHODE<br>CATHODE | 2. | COMMON DRAIN (OUTPUT | | | ↓ └── | 10 | | 3.<br>4. | DRAIN, #2<br>DRAIN, #2 | 3.<br>4. | CATHODE | 3.<br>4. | COMMON DRAIN (OUTPU'<br>GATE P-CH | 1) | | <u>*</u> | | | 4.<br>5. | DRAIN, #2<br>DRAIN, #3 | 4.<br>5. | CATHODE | 4.<br>5. | COMMON DRAIN (OUTPU | Τ\ | | | | | 5.<br>6. | DRAIN, #3 | 5.<br>6. | CATHODE | 6. | COMMON DRAIN (OUTPU | | 1 | .58 <b>∱</b> | | | 7. | DRAIN, #4 | 7. | | 7. | COMMON DRAIN (OUTPU | | U. | .58 | | | 8. | DRAIN, #4 | 8. | CATHODE | 8. | SOURCE P-CH | ., | | | | | 9. | GATE, #4 | 9. | ANODE | 9. | SOURCE P-CH | | | | | | 10. | SOURCE, #4 | 10. | ANODE | 10. | COMMON DRAIN (OUTPU | T) | | | | | 11. | , | 11. | | 11. | COMMON DRAIN (OUTPU | | | | | | 12. | SOURCE, #3 | 12. | ANODE | 12. | COMMON DRAIN (OUTPU | T) | | | | | 13. | GATE, #2 | 13. | ANODE | 13. | GATE N-CH | | | | | | 14. | SOURCE, #2 | 14. | ANODE | 14. | COMMON DRAIN (OUTPU | T) | | | —— ↓ PITCH | | 15. | GATE, #1 | 15. | ANODE | 15. | COMMON DRAIN (OUTPU | T) | | | <u>+-+</u> - | | 16. | SOURCE, #1 | 16. | ANODE | 16. | SOURCE N-CH | | | | | | | | | | | | | | 8 | 9 ++ 7 | | | | | | | | | | , | DIMENSIONS: MILLIMETERS | | DOCUMENT NUMBER: | 98ASB42566B Electronic versions are uncontrolled except when accessed directly from the Docum<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in re | | | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|--| | DESCRIPTION: | SOIC-16 | | PAGE 1 OF 1 | | | | ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com ON Semiconductor Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative