# **Quad 2-Input AND Gate** The MC74VHC08 is an advanced high speed CMOS 2-input AND gate fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7.0 V, allowing the interface of 5.0 V systems to 3.0 V systems. #### **Features** - High Speed: $t_{PD} = 4.3 \text{ ns}$ (Typ) at $V_{CC} = 5.0 \text{ V}$ - Low Power Dissipation: $I_{CC} = 2.0 \,\mu\text{A}$ (Max) at $T_A = 25^{\circ}\text{C}$ - High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2.0 V to 5.5 V Operating Range - Low Noise: $V_{OLP} = 0.8 \text{ V (Max)}$ - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300 mA - ESD Performance: Human Body Model > 2000 V; Machine Model > 200 V - Chip Complexity: 24 FETs or 6 Equivalent Gates - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb-Free and are RoHS Compliant Figure 1. Logic Diagram Figure 2. Pinout: 14-Lead Packages ## ON Semiconductor® www.onsemi.com **MARKING** A = Assembly Location WL, L = Wafer Lot Y = Year WW, W = Work Week G or = Pb-Free Package (Note: Microdot may be in either location) ## **FUNCTION TABLE** | Inputs | | Output | |--------|---|--------| | Α | В | Υ | | L | L | L | | L | Н | L | | Н | L | L | | Н | Н | Н | #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet. #### **MAXIMUM RATINGS** | Symbol | Paramete | Value | Unit | | |------------------|-------------------------------------------|---------------------------------------------------------|--------------|----| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +7.0 | V | | V <sub>in</sub> | DC Input Voltage | -0.5 to +7.0 | V | | | V <sub>out</sub> | DC Output Voltage | $-0.5$ to $V_{CC}$ +0.5 | V | | | I <sub>IK</sub> | Input Diode Current | -20 | mA | | | I <sub>OK</sub> | Output Diode Current | ±20 | mA | | | l <sub>out</sub> | DC Output Current, per Pin | | ±25 | mA | | Icc | DC Supply Current, V <sub>CC</sub> and GI | ±50 | mA | | | P <sub>D</sub> | Power Dissipation in Still Air, | SOIC Package <sup>†</sup><br>TSSOP Package <sup>†</sup> | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | | -65 to +150 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. †Derating – SOIC Package: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C ## **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | 2.0 | 5.5 | V | | V <sub>in</sub> | DC Input Voltage | 0 | 5.5 | V | | V <sub>out</sub> | DC Output Voltage | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature | <b>-</b> 55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $ \begin{array}{c} V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V} \\ V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V} \end{array} $ | 0<br>0 | 100<br>20 | ns/V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. #### DC ELECTRICAL CHARACTERISTICS | | | | V <sub>CC</sub> | T, | T <sub>A</sub> = 25°C | | $T_A = -55^{\circ}$ | C to 125°C | | |-----------------|--------------------------------------|--------------------------------------------------------------------------------------------------|-------------------|-------------------------------|-----------------------|-------------------------------|-------------------------------|-------------------------------|------| | Symbol | Parameter | Test Conditions | v | Min | Тур | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level<br>Input Voltage | | 2.0<br>3.0 to 5.5 | 1.50<br>V <sub>CC</sub> x 0.7 | | | 1.50<br>V <sub>CC</sub> x 0.7 | | V | | V <sub>IL</sub> | Maximum Low–Level Input Voltage | | 2.0<br>3.0 to 5.5 | | | 0.50<br>V <sub>CC</sub> x 0.3 | | 0.50<br>V <sub>CC</sub> x 0.3 | V | | V <sub>OH</sub> | Minimum High-Level<br>Output Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu A$ | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4 | 2.0<br>3.0<br>4.5 | | 1.9<br>2.9<br>4.4 | | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -4.0 \text{ mA}$<br>$I_{OH} = -8.0 \text{ mA}$ | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | | | V <sub>OL</sub> | Maximum Low-Level<br>Output Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50 \mu\text{A}$ | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4.0 \text{ mA}$ $I_{OL} = 8.0 \text{ mA}$ | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | | l <sub>in</sub> | Maximum Input<br>Leakage Current | V <sub>in</sub> = 5.5 V or GND | 0 to 5.5 | | | ±0.1 | | ±1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | $V_{in} = V_{CC}$ or GND | 5.5 | | | 2.0 | | 20.0 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. ## AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ ns}$ ) | | | | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -55°C to 125°C | | | |----------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----------------------|-------------|---------------------------------|--------------|------| | Symbol | Parameter | Test Conditions | Min | Тур | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, | $V_{CC} = 3.3 \pm 0.3 \text{ V} \qquad C_L = 15 \text{ pF} \\ C_L = 50 \text{ pF} \\ \label{eq:CC}$ | | 6.2<br>8.7 | 8.8<br>12.3 | 1.0<br>1.0 | 10.5<br>14.0 | ns | | | A or B to Y | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ $C_L = 15 \text{ pF}$ $C_L = 50 \text{ pF}$ | | 4.3<br>5.8 | 5.9<br>7.9 | 1.0<br>1.0 | 7.0<br>9.0 | | | C <sub>in</sub> | Maximum Input<br>Capacitance | | | 4 | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |-----------------|----------------------------------------|-----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Note 1) | 18 | pF | C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/4 (per gate). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. ## **NOISE CHARACTERISTICS** (Input $t_r = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 5.0$ V) | | | | T <sub>A</sub> = 25°C | | |------------------|----------------------------------------------|------|-----------------------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3 | 0.8 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.3 | -0.8 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | | 3.5 | V | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | | 1.5 | V | Figure 5. Input Equivalent Circuit #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------------|----------------------|--------------------------| | MC74VHC08DR2G | SOIC-14<br>(Pb-Free) | 2500 Units / Tape & Reel | | MC74VHC08DTR2G | TSSOP-14 | 2500 Units / Tape & Reel | | NLV74VHC08DTRG* | (Pb-Free) | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable ### **PACKAGE DIMENSIONS** SOIC-14 CASE 751A-03 ISSUE L C SEATING PLANE 0.10 е - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. - 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. | | MILLIMETERS | | INC | HES | |-----|-------------|------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.35 | 1.75 | 0.054 | 0.068 | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | A3 | 0.19 | 0.25 | 0.008 | 0.010 | | b | 0.35 | 0.49 | 0.014 | 0.019 | | D | 8.55 | 8.75 | 0.337 | 0.344 | | Е | 3.80 | 4.00 | 0.150 | 0.157 | | е | 1.27 | BSC | 0.050 | BSC | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | h | 0.25 | 0.50 | 0.010 | 0.019 | | L | 0.40 | 1.25 | 0.016 | 0.049 | | М | 0 ° | 7° | 0 ° | 7° | ## **SOLDERING FOOTPRINT\*** **DIMENSIONS: MILLIMETERS** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS ## TSSOP-14 WB CASE 948G **ISSUE C** #### NOTES: - DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. - 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | н | 0.50 | 0.60 | 0.020 | 0.024 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | BSC | 0.252 BSC | | | | М | 0 ° | 8 ° | 0° | 8 ° | | #### **SOLDERING FOOTPRINT** ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## PUBLICATION ORDERING INFORMATION #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative Phone: 81–3–5817–1050