#### Rev. 2.1, 11/2019 ### MC9S08PB16 ### MC9S08PB16 Data Sheet # Supports: MC9S08PB16 and MC9S08PB8 ### Key features - 8-Bit S08 central processor unit (CPU) - Up to 20 MHz bus at 2.7 V to 5.5 V across operating temperature range - Supporting up to 30 interrupt/reset sources - Supporting up to four-level nested interrupt - On-chip memory - Up to 16 KB flash read/program/erase over full operating voltage and temperature - Up to 1 KB random-access memory (RAM) - Flash and RAM access protection #### · Power-saving modes - One low power stop mode; reduced power wait mode - Peripheral clock enable register can disable clocks to unused modules, reducing currents; allows clocks to remain enabled to specific peripherals in stop3 mode #### Clocks - Internal Clock Source (ICS) Internal clock source module containing a frequency-locked-loop (FLL) controlled by internal or external reference; precision trimming of internal reference allows 0.2% resolution; 1% deviation across temperature range of 0 °C to 70°C, 1.5% deviation across temperature range of –40 °C to 105 °C and 2% deviation across temperature range of –40 °C to 125 °C; Up to 20 MHz - Oscillator (XOSC) Loop-controlled Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 39.0625 kHz or 4 MHz to 20 MHz #### · System protection - Watchdog with independent clock source - Low-voltage detection with reset or interrupt; selectable trip points - Illegal opcode detection with reset - Illegal address detection with reset #### Peripherals - ADC 12-channel, 12-bit resolution; 2.5 μs conversion time; eight-level data FIFO with optional watermark; automatic compare function; 1.7 mV/°C temperature sensor; internal bandgap reference channel; operation in stop; optional hardware trigger - FTM Two flex timer modulators (FTM) modules including one 6-channel (FTM2) and one 2-channel (FTM0) backward compatible with TPM modules; 16-bit counter; each channel can be configured for input capture, output compare, edge- or centeraligned PWM mode - FDS Shut down output pin upon fault detection; the fault sources can be optional enabled separately; the output pin can be configured as output 1,0 and high impedance when a fault occurs based on module configuration - MTIM Two modulo timers with 8-bit prescaler and overflow interrupt - PWT One pulse width timer used to captures a pulse width and pulse period - SCI One serial communications interface (SCI/ UART) modules optional 13-bit break; Full duplex non-return to zero (NRZ); LIN extension support - I2C One inter-integrated circuit module; up to 400 kbps; multi-master operation; programmable slave address; supporting broadcast mode and 10-bit addressing; supporting SMBUS - ACMP Two analog comparators with both positive and negative inputs; selectable voltage reference provided by on-chip 6-bit DAC; separately selectable interrupt on rising and falling comparator output - OPAMP One analog amplifier (OPAMP) with fixed gain x20, supporting up to 100 mV singleended input. - RTC 16-bit real timer counter (RTC) - CRC Cyclic Redundancy Check with programmable 16-/32-bit polynomial generator - KBI Up to 8 keyboard interrupt inputs NXP reserves the right to change the production detail specifications as may be required to permit improvements in the design of its products. - Development support - Single-wire background debug interface - Breakpoint capability to allow three breakpoints setting during in-circuit debugging - On-chip in-circuit emulator (ICE) debug module containing two comparators and nine trigger modes - Input/Output - Up to 18 GPIOs including one output-only pin (PTA4) - One 8-bit keyboard interrupt modules (KBI) - One true open drain pin (PTB0) - Package options - 20-pin TSSOP - 16-pin TSSOP ## **Table of Contents** | 1 | Ove | rview | 4 | | 6.2 | Switchi | ng specifications | 17 | |---|------|----------------------------------------|----|----|-------|--------------------|-------------------------------------------------|----| | | 1.1 | MCU block diagram | 4 | | | 6.2.1 | Control timing | 17 | | | 1.2 | Peripheral register addresses | 5 | | | 6.2.2 | Debug trace timing specifications | 18 | | | 1.3 | System interconnection. | 6 | | | 6.2.3 | FTM module timing | 19 | | 2 | Ord | erable part numbers | 7 | | 6.3 | Therma | 1 specifications | 20 | | 3 | Part | identification | 7 | | | 6.3.1 | Thermal characteristics | 20 | | | 3.1 | Description | 7 | 7 | Perip | oheral op | perating requirements and behaviors | 20 | | | 3.2 | Format | 8 | | 7.1 | Externa | l oscillator (XOSC) and ICS characteristics | 20 | | | 3.3 | Fields | 8 | | 7.2 | NVM s <sub>1</sub> | pecifications | 22 | | | 3.4 | Example | 8 | | 7.3 | Analog. | | 23 | | 4 | Para | nmeter Classification | 8 | | | 7.3.1 | ADC characteristics | 23 | | 5 | Rati | ngs | 9 | | | 7.3.2 | Analog comparator (ACMP) electricals | 26 | | | 5.1 | Thermal handling ratings | 9 | | | 7.3.3 | Operational amplifier (OPAMP) electricals | 26 | | | 5.2 | Moisture handling ratings | 9 | | | 7.3.4 | Inter-Integrated Circuit Interface (I2C) timing | 27 | | | 5.3 | ESD handling ratings. | 9 | 8 | Dime | ensions | | 28 | | | 5.4 | Voltage and current operating ratings | 10 | | 8.1 | Obtaini | ng package dimensions | 28 | | 6 | Gen | eral | 11 | 9 | Pino | ut | | 28 | | | 6.1 | Nonswitching electrical specifications | 11 | | 9.1 | Signal r | nultiplexing and pin assignments | 28 | | | | 6.1.1 DC characteristics | 11 | | 9.2 | Device | pin assignment | 29 | | | | 6.1.2 Supply current characteristics | 15 | 10 | Hard | lware de | sign consideration | 30 | | | | 6.1.3 EMC performance | 16 | 11 | Revi | sion hist | ory | 31 | #### 1 Overview ### 1.1 MCU block diagram The block diagram below shows the structure of the MCUs. - 1. PTA4/FTM0CH1O/ACMP0O/BKGD/MS is an output-only pin when used as port pin. - 2. PTB0 operates as true-open drain when working as output. Figure 1. MCU block diagram ### 1.2 Peripheral register addresses The register definitions vary in different memory sizes. The register addresses of unused peripherals are reserved. The following table shows the register availability of the devices. Table 1. Peripheral register addresses | Address | Size (Byte) | Peripheral | |---------------|-------------|--------------------| | 0x0000-0x0002 | 3 | Port data | | 0x0010-0x0017 | 8 | ADC | | 0x0018-0x001B | 4 | MTIMO | | 0x001C-0x001F | 4 | MTIM1 | | 0x0020-0x002A | 11 | FTM0 | | 0x002C-0x002F | 4 | ACMP0 | | 0x003B-0x003B | 1 | IRQ | | 0x003C-0x003C | 1 | KBI0 | | 0x003E-0x003F | 2 | IPC | | 0x3000-0x300B | 12 | SYS | | 0x300C-0x300F | 4 | SCG | | 0x3010-0x301F | 16 | DBG | | 0x3020-0x302C | 13 | NVM | | 0x3030-0x3037 | 8 | PWT | | 0x3038-0x303C | 5 | ICS | | 0x303E-0x303E | 1 | OSC | | 0x3040-0x3041 | 2 | PMC | | 0x304A-0x304B | 2 | SYS (ILLA) | | 0x3050-0x305A | 11 | IPC | | 0x305C-0x305F | 4 | ACMP1 | | 0x3060-0x3068 | 9 | CRC | | 0x306A-0x306F | 6 | RTC | | 0x3070-0x307B | 12 | I <sup>2</sup> C | | 0x307C-0x307D | 2 | KBI0 | | 0x3080-0x3087 | 8 | SCI0 | | 0x30AC-0x30AD | 2 | ADC | | 0x30B0-0x30B2 | 3 | Port output enable | | 0x30B8-0x30BA | 3 | Port input enable | | 0x30C0-0x30D6 | 23 | FTM2 | | 0x30DD-0x30E2 | 6 | FDS | | 0x30EC-0x30EF | 4 | Port filter | | 0x30F0-0x30F2 | 3 | Port pullup | | 0x30F8-0x30FF | 8 | SYS (UUID) | ### 1.3 System interconnection This device contains a set of system-level logics for module-to-module interconnection for flexible configuration. These interconnections provide the hardware trigger function between modules with least software configuration, which is ideal for infrared communication, serial communication baudrate detection, low-end motor control, metering clock calibration, and other general-purpose applications. Figure 2. System interconnection diagram Figure 3. OPAMP and ACMP1 interconnection ### 2 Orderable part numbers The following table summarizes the part numbers of the devices covered by this document. Table 2. Orderable part numbers summary | Feature | МС | C9S08PB16 | N | MC9S08PB8 | | | |----------------------|----------|-----------|----------|-----------|--|--| | Part Number | VTJ | VTG | VTJ | VTG | | | | | MTJ | MTG | MTJ | MTG | | | | Max. frequency (MHz) | 20 | 20 | 20 | 20 | | | | Flash memory (KB) | 16 | 16 | 8 | 8 | | | | RAM (KB) | 1 | 1 | 1 | 1 | | | | 12-bit ADC | 12ch | 8ch | 12ch | 8ch | | | | ACMP | 2 | 2 | 2 | 2 | | | | OPAMP | 1 | 1 | 1 | 1 | | | | 16-bit FlexTimer | 6ch+2ch | 2ch+2ch | 6ch+2ch | 2ch+2ch | | | | 8-bit Modulo timer | 2 | 2 | 2 | 2 | | | | RTC | Yes | Yes | Yes | Yes | | | | PWT | 1 | 1 | 1 | 1 | | | | I2C | 1 | 1 | 1 | 1 | | | | SCI (LIN Capable) | 1 | 1 | 1 | 1 | | | | WCOP | Yes | Yes | Yes | Yes | | | | CRC | Yes | Yes | Yes | Yes | | | | FDS | Yes | Yes | Yes | Yes | | | | FDS pins | 8 | 4 | 8 | 4 | | | | KBI pins | 8 | 8 | 8 | 8 | | | | GPIO | 18 | 14 | 18 | 14 | | | | Package | 20-TSSOP | 16-TSSOP | 20-TSSOP | 16-TSSOP | | | ### 3 Part identification ### 3.1 Description Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received. ### 3.2 Format Part numbers for this device have the following format: MC 9 S08 PB AA B CC #### 3.3 Fields This table lists the possible values for each field in the part number (not all combinations are valid): | Field | Description | Values | |-------|----------------------------------|------------------------------------------------------------| | MC | Qualification status | MC = fully qualified, general market flow | | 9 | Memory | • 9 = flash based | | S08 | Core | • S08 = 8-bit CPU | | РВ | Device family | • PB | | AA | Approximate flash size in KB | <ul><li>16 = 16 KB</li><li>8 = 8 KB</li></ul> | | В | Operating temperature range (°C) | <ul> <li>V = -40 to 105</li> <li>M = -40 to 125</li> </ul> | | СС | Package designator | <ul><li>TJ = 20-TSSOP</li><li>TG = 16-TSSOP</li></ul> | ### 3.4 Example This is an example part number: MC9S08PB16VTG ### 4 Parameter Classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate: **Table 3. Parameter Classifications** | Р | Those parameters are guaranteed during production testing on each individual device. | |---|--------------------------------------------------------------------------------------| |---|--------------------------------------------------------------------------------------| Table continues on the next page... MC9S08PB16 Data Sheet, Rev. 2.1, 11/2019 ### **Table 3. Parameter Classifications (continued)** | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | #### **NOTE** The classification is shown in the column labeled "C" in the parameter tables where appropriate. ### 5 Ratings ### 5.1 Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|--------------------------------------|------|------|------|-------| | T <sub>STG</sub> | T <sub>STG</sub> Storage temperature | | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | | 260 | °C | 2 | - 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. - 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ### 5.2 Moisture handling ratings | | Symbol | Description | Min. | Max. | Unit | Notes | |---|--------|----------------------------|------|------|------|-------| | Ī | MSL | Moisture sensitivity level | _ | 3 | - | 1 | <sup>1.</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ### 5.3 ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|--------------------------------------------------------------------|------|-------|------|-------| | $V_{HBM}$ | V <sub>HBM</sub> Electrostatic discharge voltage, human body model | | +6000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | 2 | | I <sub>LAT</sub> | Latch-up current at ambient temperature of 125 °C | -100 | +100 | mA | 3 | #### Ratings - Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM). - 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. - 3. Determined according to JEDEC Standard JESD78D, IC Latch-up Test. - Test was performed at 125 °C case temperature (Class II). - I/O pins pass +100/-100 mA I-test with I<sub>DD</sub> current limit at 400 mA. - I/O pins pass +30/-100 mA I-test with I<sub>DD</sub> current limit at 1000mA. - Supply groups pass 1.5 Vccmax. - RESET\_b pin was only tested with negative I-test due to product conditioning requirement. ### 5.4 Voltage and current operating ratings Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in below table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either $V_{SS}$ or $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled. | Symbol | Description | Min. | Max. | Unit | |------------------|-------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------| | $V_{DD}$ | Supply voltage | -0.3 | 6.0 | V | | I <sub>DD</sub> | Maximum current into V <sub>DD</sub> | _ | 120 | mA | | V <sub>DIO</sub> | Digital input voltage (except $\overline{\text{RESET}}$ , EXTAL, XTAL, or true open drain pin ) | -0.3 | V <sub>DD</sub> + 0.3 | V | | | Digital input voltage (true open drain pin ) | -0.3 | 6 | V | | V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage | -0.3 | V <sub>DD</sub> + 0.3 | V | | I <sub>D</sub> | Instantaneous maximum current single pin limit (applies to all port pins) | <del>-</del> 25 | 25 | mA | | $V_{DDA}$ | Analog supply voltage | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V | 1. All digital I/O pins, except open-drain pin, are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>, is only clamped to V<sub>SS</sub>. ### 6 General ### 6.1 Nonswitching electrical specifications ### 6.1.1 DC characteristics This section includes information about power supply requirements and I/O pin characteristics. Table 4. DC characteristics | Symbol | С | | Descriptions | | Min | Typical <sup>1</sup> | Max | Unit | |-----------------------|---|--------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------|-----------------------|----------------------|----------------------|------------------------------------------| | _ | _ | Oper | ating voltage | _ | 2.7 | _ | 5.5 | V | | V <sub>OH</sub> | Р | Output high voltage | All I/O pins, standard-<br>drive strength | 5 V, I <sub>load</sub> = -5 mA | V <sub>DD</sub> - 0.8 | _ | _ | ٧ | | | С | | | 3 V, I <sub>load</sub> = -2.5 mA | V <sub>DD</sub> - 0.8 | _ | _ | V | | I <sub>OHT</sub> | D | Output high | Max total I <sub>OH</sub> for all | 5 V | _ | _ | -100 | mA | | | | current | ports | 3 V | _ | _ | -50 | | | V <sub>OL</sub> | Р | Output low voltage | All I/O pins, standard-<br>drive strength | 5 V, I <sub>load</sub> = 5<br>mA | _ | | 0.8 | V | | | С | | | 3 V, I <sub>load</sub> = 2.5 mA | _ | _ | 0.8 | V | | I <sub>OLT</sub> | D | Output low | Max total I <sub>OL</sub> for all | 5 V | _ | _ | 100 | V V V mA V V V V V V V V V V V V V V V V | | | | current | ports | 3 V | _ | _ | 50 | | | V <sub>IH</sub> | Р | Input high | All digital inputs | V <sub>DD</sub> >4.5V | $0.70 \times V_{DD}$ | _ | _ | V | | | С | voltage | | V <sub>DD</sub> >2.7V | $0.75 \times V_{DD}$ | _ | _ | | | V <sub>IL</sub> | Р | Input low | All digital inputs | V <sub>DD</sub> >4.5V | _ | _ | $0.30 \times V_{DD}$ | V | | | С | voltage | | V <sub>DD</sub> >2.7V | _ | _ | $0.35 \times V_{DD}$ | | | V <sub>hys</sub> | С | Input<br>hysteresis | All digital inputs | _ | $0.06 \times V_{DD}$ | _ | _ | mV | | I <sub>In</sub> | Р | Input leakage current | All input only pins (per pin) | $V_{IN} = V_{DD}$ or $V_{SS}$ | _ | 0.1 | 1 | μA | | II <sub>OZ</sub> I | Р | Hi-Z (off-<br>state) leakage<br>current | All input/output (per pin) | $V_{IN} = V_{DD}$ or $V_{SS}$ | _ | 0.1 | 1 | μА | | ll <sub>OZTOT</sub> l | С | Total leakage<br>combined for<br>all inputs and<br>Hi-Z pins | All input only and I/O | $V_{IN} = V_{DD}$ or $V_{SS}$ | _ | _ | 2 | μА | | R <sub>PU</sub> | Р | Pullup<br>resistors | All digital inputs,<br>when enabled (all I/O<br>pins other than PTB0) | _ | 30.0 | _ | 50.0 | kΩ | Table continues on the next page... #### Nonswitching electrical specifications Table 4. DC characteristics (continued) | Symbol | С | | Descriptions | | Min | Typical <sup>1</sup> | Max | Unit | |------------------------------|---|-----------------------------|----------------------------------------------------------|-------------------|------|----------------------|------|------| | R <sub>PU</sub> <sup>2</sup> | Р | Pullup<br>resistors | PTB0 pin | _ | 30.0 | _ | 60.0 | kΩ | | I <sub>IC</sub> | D | DC injection | Single pin limit | $V_{IN} < V_{SS}$ | -0.2 | _ | 2 | mA | | | | current <sup>3, 4, 5</sup> | Total MCU limit,<br>includes sum of all<br>stressed pins | $V_{IN} > V_{DD}$ | -5 | _ | 25 | | | C <sub>In</sub> | С | Input capacitance, all pins | | _ | _ | _ | 7 | pF | | V <sub>RAM</sub> | С | RAM re | tention voltage | _ | 2.0 | _ | _ | V | - 1. Typical values are measured at 25 °C. Characterized, not tested. - 2. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin. - 3. All functional non-supply pins, except for PTB0, are internally clamped to $V_{SS}$ and $V_{DD}$ . - 4. Input must be current-limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the large one. - 5. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as no system clock is present, or clock rate is very low (which would reduce overall power consumption). Table 5. LVD and POR Specification | Symbol | С | Descri | Description | | Тур | Max | Unit | |---------------------|---|-------------------------------------------|---------------------------------------------------------------------------------|------|------|------|------| | V <sub>POR</sub> | D | POR re-arm | voltage <sup>1, 2</sup> | 1.5 | 1.75 | 2.0 | V | | V <sub>LVDH</sub> | С | threshold - high | Falling low-voltage detect<br>threshold - high range (LVDV<br>= 1) <sup>3</sup> | | 4.3 | 4.4 | V | | V <sub>LVW1H</sub> | С | voltage | Level 1 falling<br>(LVWV = 00) | 4.3 | 4.4 | 4.5 | V | | V <sub>LVW2H</sub> | С | warning<br>threshold -<br>high range | Level 2 falling<br>(LVWV = 01) | 4.5 | 4.5 | 4.6 | V | | V <sub>LVW3H</sub> | С | mgmange _ | Level 3 falling<br>(LVWV = 10) | 4.6 | 4.6 | 4.7 | V | | V <sub>LVW4H</sub> | С | | Level 4 falling<br>(LVWV = 11) | 4.7 | 4.7 | 4.8 | V | | V <sub>HYSH</sub> | С | High range lo | | _ | 100 | _ | mV | | V <sub>LVDL</sub> | С | Falling low-vo<br>threshold - low r<br>0) | ange (LVDV = | 2.56 | 2.61 | 2.66 | V | | V <sub>LVDW1L</sub> | С | voltage | Level 1 falling<br>(LVWV = 00) | 2.62 | 2.7 | 2.78 | V | | V <sub>LVDW2L</sub> | С | warning<br>threshold -<br>low range | Level 2 falling<br>(LVWV = 01) | 2.72 | 2.8 | 2.88 | V | | V <sub>LVDW3L</sub> | С | | Level 3 falling<br>(LVWV = 10) | 2.82 | 2.9 | 2.98 | V | Table continues on the next page... Table 5. LVD and POR Specification (continued) | Symbol | С | Description | Min | Тур | Max | Unit | |---------------------|---|------------------------------------------|------|------|------|------| | $V_{\text{LVDW4L}}$ | С | Level 4 falling<br>(LVWV = 11) | 2.92 | 3.0 | 3.08 | V | | V <sub>HYSDL</sub> | С | Low range low-voltage detect hysteresis | _ | 40 | _ | mV | | V <sub>HYSWL</sub> | С | Low range low-voltage warning hysteresis | _ | 80 | _ | mV | | $V_{BG}$ | Р | Buffered bandgap output <sup>4</sup> | 1.14 | 1.16 | 1.18 | V | - 1. Maximum is highest voltage that POR is guaranteed. - 2. POR ramp time must be longer than 20us/V to get a stable startup. - 3. Rising thresholds are falling threshold + hysteresis. - 4. Voltage factory trimmed at $V_{DD} = 5.0 \text{ V}$ , Temp = 25 °C Figure 4. Typical $I_{OH}$ Vs. $V_{DD}$ - $V_{OH}$ (standard drive strength) ( $V_{DD}$ = 5 V) #### Nonswitching electrical specifications Figure 5. Typical $I_{OH}$ Vs. $V_{DD}$ - $V_{OH}$ (standard drive strength) ( $V_{DD}$ = 3.5 V) Figure 6. Typical $I_{OL}$ Vs. $V_{OL}$ (standard drive strength) ( $V_{DD} = 5 \text{ V}$ ) Figure 7. Typical $I_{OL}$ Vs. $V_{OL}$ (standard drive strength) ( $V_{DD} = 3.5 \text{ V}$ ) ### 6.1.2 Supply current characteristics This section includes information about power supply current in various operating modes. Table 6. Supply current characteristics in operating temperature range | Num | С | Parameter | Symbol | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit | |-----|---|-------------------------------------------|------------------|----------|---------------------|----------------------|-----|------| | 1 | С | Run supply current FEI mode, | RI <sub>DD</sub> | 20 MHz | 5 | 5.60 | _ | mA | | | С | all modules on; run from flash | | 10 MHz | 3.91<br>2.34 | 3.91 | _ | | | | | | | 1 MHz | | 2.34 | _ | | | | С | | | 20 MHz | 3 | 5.57 | _ | | | | С | | | 10 MHz | | 3.91 | _ | | | | | | | 1 MHz | | 2.34 | _ | | | 2 | С | Run supply current FEI mode, | RI <sub>DD</sub> | 20 MHz | 5 | 4.44 | _ | mA | | | С | all modules off and gated; run from flash | | 10 MHz | 3 | 3.34 | _ | | | | | nom naon | | 1 MHz | | 2.29 | _ | | | | С | | | 20 MHz | | 4.43 | _ | | | | С | | • | 10 MHz | | 3.34 | _ | | | | | | | 1 MHz | | 2.29 | _ | | Table continues on the next page... Nonswitching electrical specifications Table 6. Supply current characteristics in operating temperature range (continued) | Num | С | Parameter | Symbol | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit | |-----|---|-----------------------------------------------------------|-------------------|----------|---------------------|----------------------|-----|------| | 3 | Р | Run supply current FBE | RI <sub>DD</sub> | 20 MHz | 5 | 5.52 | 7 | mA | | | С | mode, all modules on; run<br>from RAM | | 10 MHz | | 3.51 | _ | | | | | HOIII I II IIV | | 1 MHz | | 1.70 | _ | | | | С | | | 20 MHz | 3 | 5.51 | _ | | | | С | | | 10 MHz | | 3.50 | _ | | | | | | | 1 MHz | | 1.69 | _ | | | 4 | Р | Run supply current FBE | RI <sub>DD</sub> | 20 MHz | 5 | 4.37 | 5.5 | mA | | | С | mode, all modules off and gated; run from RAM | | 10 MHz | | 2.94 | _ | | | | | | | 1 MHz | | 1.64 | _ | | | | С | | | 20 MHz | 3 | 4.36 | _ | | | | С | | | 10 MHz | | 2.93 | _ | | | | | | | 1 MHz | | 1.64 | _ | | | 5 | С | Wait mode current FEI mode, all modules on | WI <sub>DD</sub> | 20 MHz | 5 | 4.17 | _ | mA | | | С | | | 10 MHz | | 2.87 | _ | | | | | | | 1 MHz | | 1.64 | _ | | | | С | | | 20 MHz | 3 | 4.16 | _ | | | | | | | 10 MHz | | 2.87 | _ | | | | | | | 1 MHz | | 1.63 | _ | | | 6 | С | Stop3 mode supply current | S3I <sub>DD</sub> | _ | 5 | 1.3 | _ | μΑ | | | С | no clocks active (except 1 kHz LPO clock) <sup>2, 3</sup> | | _ | 3 | 1.2 | _ | | | 7 | С | ADC adder to stop3 | _ | _ | 5 | 85 | _ | μA | | | С | ADLPC = 1 | _ | _ | 3 | 80 | _ | | | | | ADLSMP = 1 | | | | | | | | | | ADCO = 1 | | | | | | | | | | MODE = 10B | | | | | | | | | | ADICLK = 11B | | | | | | | | 8 | С | LVD adder to stop3 <sup>4</sup> | <u> </u> | _ | 5 | 126 | _ | μA | | | С | | | | 3 | 123 | _ | 7 | - 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value. - 2. RTC adder cause <1 μA I<sub>DD</sub> increase typically, RTC clock source is 1 kHz LPO clock. - 3. ACMP adder cause <10 $\mu$ A I<sub>DD</sub> increase typically. - 4. LVD is periodically woken up from stop3 by 5% duty cycle. The period is equal to or less than 2 ms. ### 6.1.3 EMC performance Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult NXP applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance. ### 6.2 Switching specifications ### 6.2.1 Control timing Table 7. Control timing | Num | С | Rating | 3 | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|---------------------------------------------------------|--------------------------------|---------------------|----------------------|----------------------|------|------| | 1 | Р | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> | ) | f <sub>Bus</sub> | DC | _ | 20 | MHz | | 2 | Р | Internal low power oscillato | r frequency | f <sub>LPO</sub> | 0.67 | 1.0 | 1.25 | KHz | | 3 | D | External reset pulse width <sup>2</sup> | | t <sub>extrst</sub> | 1.5 × | _ | _ | ns | | | | | | | t <sub>cyc</sub> | | | | | 4 | D | Reset low drive | | t <sub>rstdrv</sub> | $34 \times t_{cyc}$ | _ | _ | ns | | 5 | D | BKGD/MS setup time after debug force reset to enter u | | t <sub>MSSU</sub> | 500 | _ | _ | ns | | 6 | D | BKGD/MS hold time after is debug force reset to enter u | | t <sub>MSH</sub> | 100 | _ | _ | ns | | 7 | D | IRQ pulse width | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub> | 100 | _ | _ | ns | | | D | | Synchronous path <sup>4</sup> | t <sub>IHIL</sub> | $1.5 \times t_{cyc}$ | _ | _ | ns | | 8 | D | Keyboard interrupt pulse width | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub> | 100 | _ | _ | ns | | | D | | Synchronous path | t <sub>IHIL</sub> | $1.5 \times t_{cyc}$ | _ | _ | ns | | 9 | С | Port rise and fall time - | _ | t <sub>Rise</sub> | _ | 10.2 | _ | ns | | | С | standard drive strength<br>(load = 50 pF) <sup>5</sup> | | t <sub>Fall</sub> | _ | 9.5 | | ns | | | С | Port rise and fall time - | _ | t <sub>Rise</sub> | _ | 5.4 | _ | ns | | | С | high drive strength (load = 50 pF) <sup>5</sup> | | t <sub>Fall</sub> | | 4.6 | _ | ns | - Typical values are based on characterization data at V<sub>DD</sub> = 5.0 V, 25 °C unless otherwise stated. - 2. This is the shortest pulse that is guaranteed to be recognized as a reset pin request. - 3. To enter BDM mode following a POR, BKGD/MS must be held low during the powerup and for a hold time of $t_{MSH}$ after $V_{DD}$ rises above $V_{LVD}$ . - 4. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized. - 5. Timing is shown with respect to 20% $V_{DD}$ and 80% $V_{DD}$ levels in operating temperature range. Figure 8. Reset timing Figure 9. IRQ/KBIPx timing ### 6.2.2 Debug trace timing specifications Table 8. Debug trace operating behaviors | Symbol | Description | Min. | Max. | Unit | | |------------------|--------------------------|-----------|---------------------|------|--| | t <sub>cyc</sub> | Clock period | Frequency | Frequency dependent | | | | t <sub>wl</sub> | Low pulse width | 2 | _ | ns | | | t <sub>wh</sub> | High pulse width | 2 | _ | ns | | | t <sub>r</sub> | Clock and data rise time | _ | 3 | ns | | | t <sub>f</sub> | Clock and data fall time | _ | 3 | ns | | | ts | Data setup | 3 | _ | ns | | | t <sub>h</sub> | Data hold | 2 | _ | ns | | Figure 10. TRACE\_CLKOUT specifications Figure 11. Trace data specifications ### 6.2.3 FTM module timing Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock. | No. | С | Function | Symbol | Min | Max | Unit | |-----|---|---------------------------|-------------------|-----|---------------------|------------------| | 1 | D | External clock frequency | f <sub>TCLK</sub> | 0 | f <sub>Bus</sub> /4 | Hz | | 2 | D | External clock period | t <sub>TCLK</sub> | 4 | _ | t <sub>cyc</sub> | | 3 | D | External clock high time | t <sub>clkh</sub> | 1.5 | _ | t <sub>cyc</sub> | | 4 | D | External clock low time | t <sub>clkl</sub> | 1.5 | _ | t <sub>cyc</sub> | | 5 | D | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _ | t <sub>cyc</sub> | Table 9. FTM input timing Figure 12. Timer external clock Figure 13. Timer input capture pulse ### 6.3 Thermal specifications #### 6.3.1 Thermal characteristics This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take $P_{\rm I/O}$ into account in power calculations, determine the difference between actual pin voltage and $V_{\rm SS}$ or $V_{\rm DD}$ and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and $V_{\rm SS}$ or $V_{\rm DD}$ will be very small. Rating **Symbol** Value Unit °С Operating temperature range $T_L$ to $T_H$ V part: -40 to 105 (packaged) • M part: -40 to 125 °С Junction temperature range $T_{\rm J}$ • V part: -40 to 125 • M part: -40 to 135 Thermal resistance single-layer board 20-pin TSSOP 116 °C/W $R_{\theta JA}$ 16-pin TSSOP 130 °C/W $R_{\theta JA}$ Thermal resistance four-layer board 20-pin TSSOP 76 °C/W $R_{\theta JA}$ 16-pin TSSOP °C/W 87 $R_{\theta JA}$ Table 10. Thermal characteristics ### 7 Peripheral operating requirements and behaviors ### 7.1 External oscillator (XOSC) and ICS characteristics Table 11. XOSC and ICS specifications in operating temperature range | Num | С | Characteristic | | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|---------------------------------------|-----------------------|-----------------|-------|----------------------|---------|------| | 1 | С | Oscillator<br>crystal or<br>resonator | Low range (RANGE = 0) | f <sub>lo</sub> | 31.25 | 32.768 | 39.0625 | kHz | Table continues on the next page... <sup>1.</sup> Maximum $T_A$ can be exceeded only if the user ensures that $T_J$ does not exceed the maximum. The simplest method to determine $T_J$ is: $T_J = T_A + R_{\theta JA} x$ chip power dissipation. Table 11. XOSC and ICS specifications in operating temperature range (continued) | Num | С | C | haracteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|-------------------------------------------------------|----------------------------------------------------------------|----------------------|---------|-----------------------|------|-------------------| | | С | | High range (RANGE = 1)<br>FEE or FBE mode <sup>2</sup> | f <sub>hi</sub> | 4 | _ | 20 | MHz | | | С | | High range (RANGE = 1),<br>high gain (HGO = 1),<br>FBELP mode | f <sub>hi</sub> | 4 | _ | 20 | MHz | | | С | | High range (RANGE = 1),<br>low power (HGO = 0),<br>FBELP mode | f <sub>hi</sub> | 4 | _ | 20 | MHz | | 2 | D | Lo | oad capacitors | C1, C2 | | See Note <sup>3</sup> | | | | 3 | D | Feedback<br>resistor | Low Frequency, Low-Power Mode <sup>4</sup> | R <sub>F</sub> | _ | _ | _ | ΜΩ | | | | | Low Frequency, High-Gain<br>Mode | | _ | 10 | _ | ΜΩ | | | | | High Frequency, Low-<br>Power Mode | | _ | 1 | _ | ΜΩ | | | | | High Frequency, High-Gain<br>Mode | | _ | 1 | _ | ΜΩ | | 4 | D | Series resistor - | Low-Power Mode <sup>4</sup> | R <sub>S</sub> | _ | _ | _ | kΩ | | | | Low Frequency | Low Frequency High-Gain Mode | | _ | 200 | _ | kΩ | | 5 | D | Series resistor -<br>High Frequency | Low-Power Mode <sup>4</sup> | R <sub>S</sub> | _ | _ | _ | kΩ | | | D | Series resistor - | 4 MHz | | _ | 0 | _ | kΩ | | | D | High<br>Frequency, | 8 MHz | | _ | 0 | _ | kΩ | | | D | High-Gain Mode | 16 MHz | | _ | 0 | _ | kΩ | | 6 | С | Crystal start-up | Low range, low power | t <sub>CSTL</sub> | _ | 1000 | _ | ms | | | С | time Low range<br>= 32.768 kHz | Low range, high power | | _ | 800 | _ | ms | | | С | crystal; High | High range, low power | t <sub>CSTH</sub> | _ | 3 | _ | ms | | | O | range = 20 MHz<br>crystal <sup>5</sup> , <sup>6</sup> | High range, high power | | _ | 1.5 | _ | ms | | 7 | Т | Internal re | eference start-up time | t <sub>IRST</sub> | _ | 20 | 50 | μs | | 8 | D | Square wave | FEE or FBE mode <sup>2</sup> | f <sub>extal</sub> | 0.03125 | _ | 5 | MHz | | | D | input clock<br>frequency | FBELP mode | | 0 | _ | 20 | MHz | | 9 | Р | Average inter | nal reference frequency -<br>trimmed | f <sub>int_t</sub> | _ | 31.25 | _ | kHz | | 10 | Р | DCO output fi | requency range - trimmed | f <sub>dco_t</sub> | 16 | _ | 20 | MHz | | 11 | Р | Total deviation of DCO output temperature range | | $\Delta f_{dco\_t}$ | _ | _ | ±2 | %f <sub>dco</sub> | | | С | from trimmed<br>frequency <sup>5</sup> | Over fixed voltage and temperature range of 0 to 70 °C | | | | ±1.0 | | | 12 | С | FLL a | cquisition time <sup>5</sup> , <sup>7</sup> | t <sub>Acquire</sub> | | _ | 2 | ms | | 13 | С | | tter of DCO output clock<br>d over 2 ms interval) <sup>8</sup> | C <sub>Jitter</sub> | _ | 0.02 | 0.2 | %f <sub>dco</sub> | <sup>1.</sup> Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value. #### Peripheral operating requirements and behaviors - When ICS is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz. - 3. See crystal or resonator manufacturer's recommendation. - Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = 0. - 5. This parameter is characterized and not tested on each device. - 6. Proper PC board layout procedures must be followed to achieve specifications. - 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - 8. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval. Figure 14. Typical crystal or resonator circuit ### 7.2 NVM specifications This section provides details about program/erase times and program/erase endurance for the flash memories. | С | Characteristic | Symbol | Min | Typical | Max | Unit <sup>1</sup> | |---|------------------------------------------------------------------------------------------------------------------------|---------------------|------|---------|------|-------------------| | D | NVM Bus frequency | f <sub>NVMBUS</sub> | 1 | _ | 20 | MHz | | D | NVM Operating frequency | $f_{NVMOP}$ | 0.8 | 1.0 | 1.05 | MHz | | С | FLASH Program/erase endurance across operating temperature | n <sub>FLPE</sub> | 10 k | 100 k | _ | Cycles | | С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85 °C after up to 10,000 program/erase cycles | t <sub>D_ret</sub> | 15 | 100 | _ | years | Table 12. Flash clock timing characteristics 1. $t_{cyc} = 1 / f_{NVMBUS}$ All timing parameters are a function of the bus clock frequency, $F_{NVMBUS}$ . All program and erase times are also a function of the NVM operating frequency, $f_{NVMOP}$ . Each command timing is given by: $t_{command} = f_{NVMOP} \ cycle \times 1/f_{NVMOP} + f_{NVMBUS} \ cycle \times 1/f_{NVMBUS}$ Table 13. Flash timing characteristics | С | Characteristic | Symbol | f <sub>NVMOP</sub> cycle | f <sub>NVMBUS</sub> cycle | |---|----------------------------|----------------------|--------------------------|---------------------------| | D | Erase Verify All Blocks | t <sub>VFYALL</sub> | _ | 5050 | | D | Erase Verify Flash Block | t <sub>RD1BLK</sub> | _ | 4631 | | D | Erase Verify Flash Section | t <sub>RD1SEC</sub> | _ | 494 | | D | Read Once | t <sub>RDONCE</sub> | _ | 450 | | D | Program Flash (2 word) | t <sub>PGM2</sub> | 68 | 1407 | | D | Program Flash (4 word) | t <sub>PGM4</sub> | 122 | 2138 | | D | Program Once | t <sub>PGMONCE</sub> | 122 | 2090 | | D | Erase All Blocks | t <sub>ERSALL</sub> | 100066 | 5455 | | D | Erase Flash Block | t <sub>ERSBLK</sub> | 100060 | 4954 | | D | Erase Flash Sector | t <sub>ERSPG</sub> | 20015 | 878 | | D | Unsecure Flash | t <sub>UNSECU</sub> | 100066 | 5442 | | D | Verify Backdoor Access Key | t <sub>VFYKEY</sub> | _ | 464 | | D | Set User Margin Level | t <sub>MLOADU</sub> | _ | 413 | Program and erase operations do not require any special power sources other than the normal $V_{DDX}$ supply. For more detailed information about program/erase operations, see the Flash Memory Module section in the reference manual. ### 7.3 Analog ### 7.3.1 ADC characteristics Table 14. 5 V 12-bit ADC operating conditions | Characteri<br>stic | Conditions | Symb | Min | Typ <sup>1</sup> | Max | Unit | Comment | |--------------------|----------------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|---------| | Supply | Absolute | $V_{DDA}$ | 2.7 | _ | 5.5 | V | _ | | voltage | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDAD</sub> ) | $\Delta V_{DDA}$ | -100 | 0 | +100 | mV | | | Ground voltage | Delta to V <sub>SS</sub> (V <sub>SS</sub> -V <sub>SSA</sub> ) <sup>2</sup> | ΔV <sub>SSA</sub> | -100 | 0 | +100 | mV | | | Input<br>voltage | | V <sub>ADIN</sub> | V <sub>REFL</sub> | _ | V <sub>REFH</sub> | V | | | Input capacitance | | C <sub>ADIN</sub> | _ | 4.5 | 5.5 | pF | | | Input resistance | | R <sub>ADIN</sub> | _ | 3 | 5 | kΩ | _ | Table continues on the next page... MC9S08PB16 Data Sheet, Rev. 2.1, 11/2019 Table 14. 5 V 12-bit ADC operating conditions (continued) | Characteri<br>stic | Conditions | Symb | Min | Typ <sup>1</sup> | Max | Unit | Comment | |----------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------|--------|------------------|---------|------|--------------------| | Analog<br>source<br>resistance | <ul> <li>12-bit mode</li> <li>f<sub>ADCK</sub> &gt; 4 MHz</li> <li>f<sub>ADCK</sub> &lt; 4 MHz</li> </ul> | R <sub>AS</sub> | | | 2<br>5 | kΩ | External to<br>MCU | | | <ul> <li>10-bit mode</li> <li>f<sub>ADCK</sub> &gt; 4 MHz</li> <li>f<sub>ADCK</sub> &lt; 4 MHz</li> </ul> | | _<br>_ | | 5<br>10 | | | | | 8-bit mode<br>(all valid f <sub>ADCK</sub> ) | | _ | _ | 10 | | | | ADC | High speed (ADLPC=0) | f <sub>ADCK</sub> | 0.4 | _ | 8.0 | MHz | _ | | conversion<br>clock<br>frequency | Low power (ADLPC=1) | | 0.4 | _ | 4.0 | | | - 1. Typical values assume $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C, $f_{ADCK} = 1.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in production. - 2. DC potential difference. Figure 15. ADC input impedance equivalency diagram Table 15. 12-bit ADC Characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>) | Characteristic | Conditions | С | Symb | Min | Typ <sup>1</sup> | Max | Unit | |----------------|------------|---|------------------|-----|------------------|-----|------| | Supply current | | Т | I <sub>DDA</sub> | _ | 133 | _ | μΑ | | ADLPC = 1 | | | | | | | | | ADLSMP = 1 | | | | | | | | Table continues on the next page... Table 15. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued) | Characteristic | Conditions | С | Symb | Min | Typ <sup>1</sup> | Max | Unit | |-----------------------------------|---------------------------|---|--------------------|------|------------------|-------|------------------| | ADCO = 1 | | | | | | | | | Supply current | | Т | I <sub>DDA</sub> | _ | 218 | _ | μA | | ADLPC = 1 | | | | | | | | | ADLSMP = 0 | | | | | | | | | ADCO = 1 | | | | | | | | | Supply current | | Т | I <sub>DDA</sub> | _ | 327 | _ | μA | | ADLPC = 0 | | | | | | | | | ADLSMP = 1 | | | | | | | | | ADCO = 1 | | | | | | | | | Supply current | | Т | I <sub>DDAD</sub> | _ | 582 | 990 | μΑ | | ADLPC = 0 | | | | | | | | | ADLSMP = 0 | | | | | | | | | ADCO = 1 | | | | | | | | | Supply current | Stop, reset, module off | Т | I <sub>DDA</sub> | _ | 0.011 | 1 | μΑ | | ADC asynchronous clock source | High speed (ADLPC = 0) | Р | f <sub>ADACK</sub> | 2 | 3.3 | 5 | MHz | | | Low power (ADLPC = 1) | | | 1.25 | 2 | 3.3 | | | Conversion time (including sample | Short sample (ADLSMP = 0) | Т | t <sub>ADC</sub> | _ | 20 | _ | ADCK<br>cycles | | time) | Long sample (ADLSMP = 1) | | | _ | 40 | _ | | | Sample time | Short sample (ADLSMP = 0) | Т | t <sub>ADS</sub> | _ | 3.5 | _ | ADCK cycles | | | Long sample (ADLSMP = 1) | | | _ | 23.5 | _ | | | Total unadjusted | 12-bit mode | Т | E <sub>TUE</sub> | _ | ±5.0 | _ | LSB <sup>3</sup> | | Error <sup>2</sup> | 10-bit mode | Р | | _ | ±1.5 | ±2.0 | | | | 8-bit mode | Р | | _ | ±0.7 | ±1.0 | | | Differential Non- | 12-bit mode | T | DNL | _ | ±1.0 | _ | LSB <sup>3</sup> | | Linearity | 10-bit mode <sup>4</sup> | Р | | _ | ±0.25 | ±0.5 | | | | 8-bit mode <sup>4</sup> | Р | | _ | ±0.15 | ±0.25 | | | Integral Non-Linearity | 12-bit mode | Т | INL | _ | ±1.0 | _ | LSB <sup>3</sup> | | | 10-bit mode | Т | | | ±0.3 | ±0.5 | | | | 8-bit mode | Ţ | | _ | ±0.15 | ±0.25 | | | Zero-scale error <sup>5</sup> | 12-bit mode | С | E <sub>zs</sub> | | ±2.0 | | LSB <sup>3</sup> | | | 10-bit mode | Р | | _ | ±0.25 | ±1.0 | | | | 8-bit mode | Р | | _ | ±0.65 | ±1.0 | | | Full-scale error <sup>6</sup> | 12-bit mode | Т | E <sub>FS</sub> | _ | ±2.5 | _ | LSB <sup>3</sup> | | | 10-bit mode | Т | | _ | ±0.5 | ±1.0 | ] | Table continues on the next page... Table 15. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued) | Characteristic | Conditions | С | Symb | Min | Typ <sup>1</sup> | Max | Unit | |----------------------------------|---------------|---|---------------------|-----|-----------------------------------|------|------------------| | | 8-bit mode | Т | | _ | ±0.5 | ±1.0 | | | Quantization error | ≤12 bit modes | D | EQ | _ | _ | ±0.5 | LSB <sup>3</sup> | | Input leakage error <sup>7</sup> | all modes | D | E <sub>IL</sub> | | I <sub>In</sub> * R <sub>AS</sub> | | mV | | Temp sensor slope | -40°C– 25°C | D | m | _ | 3.266 | _ | mV/°C | | | 25°C- 125°C | | | _ | 3.638 | _ | | | Temp sensor voltage | 25°C | D | V <sub>TEMP25</sub> | _ | 1.396 | _ | V | - 1. Typical values assume $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C, $f_{ADCK} = 1.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in production. - 2. Includes quantization. - 3. $1 LSB = (V_{REFH} V_{REFL})/2^{N}$ - 4. Monotonicity and no-missing-codes guaranteed in 10-bit and 8-bit modes - 5. $V_{ADIN} = V_{SSA}$ - 6. $V_{ADIN} = V_{DDA}$ - 7. I<sub>In</sub> = leakage current (refer to DC characteristics) ### 7.3.2 Analog comparator (ACMP) electricals Table 16. Comparator electrical specifications | С | Characteristic | Symbol | Min | Typical | Max | Unit | |---|---------------------------------------|---------------------|-----------------------|---------|-----------|------| | D | Supply voltage | $V_{DDA}$ | 2.7 | _ | 5.5 | V | | Т | Supply current (Operation mode) | I <sub>DDA</sub> | _ | 10 | 20 | μΑ | | D | Analog input voltage | V <sub>AIN</sub> | V <sub>SS</sub> - 0.3 | _ | $V_{DDA}$ | V | | Р | Analog input offset voltage | V <sub>AIO</sub> | _ | _ | 40 | mV | | С | Analog comparator hysteresis (HYST=0) | V <sub>H</sub> | _ | 15 | 20 | mV | | С | Analog comparator hysteresis (HYST=1) | V <sub>H</sub> | _ | 20 | 30 | mV | | Т | Supply current (Off mode) | I <sub>DDAOFF</sub> | _ | 60 | _ | nA | | С | Propagation Delay | t <sub>D</sub> | _ | 0.4 | 1 | μs | ### 7.3.3 Operational amplifier (OPAMP) electricals Table 17. OPAMP electrical specifications | Characteristic | | Symbol | Min | Typical | Max | Unit | |-----------------------------------------|-----------------------|--------|-----|---------|-----|------| | Internal resistor 1 for | SYS_COPT6[VREFSEL]=00 | RD1 | _ | 257.04 | _ | kΩ | | voltage divider | SYS_COPT6[VREFSEL]=01 | | _ | 220.32 | _ | | | | SYS_COPT6[VREFSEL]=10 | | _ | 146.88 | _ | | | Internal resistor 2 for SYS_COPT6[VREFS | | RD2 | _ | 36.72 | _ | kΩ | | voltage divider | SYS_COPT6[VREFSEL]=01 | | _ | 73.44 | _ | | | | SYS_COPT6[VREFSEL]=10 | | _ | 146.88 | _ | | Table continues on the next page... Table 17. OPAMP electrical specifications (continued) | Characteristic | Symbol | Min | Typical | Max | Unit | |---------------------------|-----------------------|-----|---------|-----|------| | OPAMP internal resistor 1 | R1 | _ | 6.4 | _ | kΩ | | OPAMP internal resistor 2 | R2 | _ | 128 | _ | kΩ | | Power supply | $V_{DDX}$ | 2.7 | _ | 5.5 | V | | Input dynamic range | V <sub>IN</sub> | 0 | _ | 100 | mV | | Offset voltage | V <sub>OS</sub> | _ | 3 | _ | mV | | OPAMP supply current | I <sub>DD</sub> | _ | _ | 300 | μA | | OPAMP GBW | GBW | _ | 10 | _ | MHz | | OPAMP start up time | T <sub>Start-up</sub> | _ | _ | 2.5 | μs | # 7.3.4 Inter-Integrated Circuit Interface (I2C) timing Table 18. I2C timing | Characteristic | Symbol | Standa | rd Mode | Fast | Mode | Unit | |----------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------|------------------------------------|---------|------| | | | Minimum | Maximum | Minimum | Maximum | | | SCL Clock Frequency | f <sub>SCL</sub> | 0 | 100 | 0 | 400 | kHz | | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 4 | _ | 0.6 | _ | μs | | LOW period of the SCL clock | t <sub>LOW</sub> | 4.7 | _ | 1.3 | _ | μs | | HIGH period of the SCL clock | t <sub>HIGH</sub> | 4 | _ | 0.6 | _ | μs | | Set-up time for a repeated START condition | t <sub>SU</sub> ; STA | 4.7 | _ | 0.6 | _ | μs | | Data hold time for I <sup>2</sup> C bus devices | t <sub>HD</sub> ; DAT | 01 | 3.45 <sup>2</sup> | 0 <sup>3</sup> | 0.91 | μs | | Data set-up time | t <sub>SU</sub> ; DAT | 250 <sup>4</sup> | _ | 100 <sup>2, 5</sup> | _ | ns | | Rise time of SDA and SCL signals | t <sub>r</sub> | _ | 1000 | 20 +0.1C <sub>b</sub> <sup>6</sup> | 300 | ns | | Fall time of SDA and SCL signals | t <sub>f</sub> | _ | 300 | 20 +0.1C <sub>b</sub> <sup>5</sup> | 300 | ns | | Set-up time for STOP condition | t <sub>SU</sub> ; STO | 4 | _ | 0.6 | _ | μs | | Bus free time between STOP and START condition | t <sub>BUF</sub> | 4.7 | _ | 1.3 | _ | μs | | Pulse width of spikes that must be suppressed by the input filter | t <sub>SP</sub> | N/A | N/A | 0 | 50 | ns | - 1. The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL lines. - 2. The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal. - 3. Input signal Slew = 10 ns and Output Load = 50 pF - 4. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty. - 5. A Fast mode $I^2C$ bus device can be used in a Standard mode $I^2C$ bus system, but the requirement $t_{SU; DAT} \ge 250$ ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line $t_{rmax} + t_{SU; DAT} = 1000 + 250 = 1250$ ns (according to the Standard mode $I^2C$ bus specification) before the SCL line is released. 6. $C_b = total$ capacitance of the one bus line in pF. Figure 16. Timing definition for fast and standard mode devices on the I<sup>2</sup>C bus ### 8 Dimensions ### 8.1 Obtaining package dimensions Package dimensions are provided in package drawings. To find a package drawing, go to nxp.com and perform a keyword search for the drawing's document number: | If you want the drawing for this package | Then use this document number | |------------------------------------------|-------------------------------| | 16-pin TSSOP | 98ASH70247A | | 20-pin TSSOP | 98ASH70169A | ### 9 Pinout ### 9.1 Signal multiplexing and pin assignments The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin. Table 19. Pin availability by package pin-count | Pin n | umber | | | Lowest Priority <> Highest | | | | |----------|----------|----------|-------|----------------------------|--------|-------|-------| | 20-TSSOP | 16-TSSOP | Port Pin | Alt 1 | Alt 2 | Alt 3 | Alt 4 | Alt 5 | | 1 | 1 | PTA5 | IRQ | FTM0CH0 | TCLK0 | - | RESET | | 2 | 2 | PTA4 | - | FTM0CH1 | ACMP0O | BKGD | MS | Table continues on the next page... Table 19. Pin availability by package pin-count (continued) | Pin r | number | | Lowest Priority <> Highest | | | | | | | | |----------|----------|-------------------|----------------------------|---------|-------|---------|------------------------------|--|--|--| | 20-TSSOP | 16-TSSOP | Port Pin | Alt 1 | Alt 2 | Alt 3 | Alt 4 | Alt 5 | | | | | 3 | 3 | - | - | - | - | - | VDD | | | | | 4 | 4 | - | - | - | - | - | VSS | | | | | 5 | 5 | PTB7 | - | - | SCL | - | EXTAL | | | | | 6 | 6 | PTB6 | - | - | SDA | - | XTAL | | | | | 7 | 7 | PTB5 | - | FTM2CH5 | - | FDSOUT5 | - | | | | | 8 | 8 | PTB4 | - | FTM2CH4 | - | FDSOUT4 | - | | | | | 9 | - | PTC3 | - | FTM2CH3 | - | FDSOUT3 | ADP11 | | | | | 10 | - | PTC2 | - | FTM2CH2 | - | FDSOUT2 | ADP10 | | | | | 11 | - | PTC1 | - | FTM2CH1 | - | FDSOUT1 | ADP9 | | | | | 12 | - | PTC0 | - | FTM2CH0 | - | FDSOUT0 | ADP8 | | | | | 13 | 9 | PTB3 | KBI0P7 | SCL | TCLK2 | - | ADP7 | | | | | 14 | 10 | PTB2 | KBI0P6 | SDA | - | FDSIN | ADP6 | | | | | 15 | 11 | PTB1 | KBI0P5 | TXD0 | - | - | ACMP1IN1/<br>ADP5 | | | | | 16 | 12 | PTB0 <sup>1</sup> | KBI0P4 | RXD0 | - | - | ADP4 | | | | | 17 | 13 | РТА3 | KBI0P3 | TXD0 | SCL | - | ACMP1IN0/<br>OPAMP+/<br>ADP3 | | | | | 18 | 14 | PTA2 | KBI0P2 | RXD0 | SDA | PWT | ADP2 | | | | | 19 | 15 | PTA1 | KBI0P1 | FTM0CH1 | - | FDSOUT7 | ACMP0IN1/<br>ADP1 | | | | | 20 | 16 | PTA0 | KBI0P0 | FTM0CH0 | - | FDSOUT6 | ACMP0IN0/<br>ADP0 | | | | 1. This is a true open-drain pin when operating as output. #### NOTE When an alternative function is first enabled, it is possible to get a spurious edge to the module. User software must clear any associated flags before interrupts are enabled. The table above illustrates the priority if multiple modules are enabled. The highest priority module will have control over the pin. Selecting a higher priority pin function with a lower priority function already enabled can cause spurious edges to the lower priority module. Disable all modules that share a pin before enabling another module. #### 9.2 **Device pin assignment** MC9S08PB16 Data Sheet, Rev. 2.1, 11/2019 **NXP Semiconductors** 29 Figure 17. 20-pin TSSOP package Figure 18. 16-pin TSSOP package #### Hardware design consideration 10 This device contains protective circuitry to guard against damage due to high static voltage or electric fields. However, take normal precautions to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. - Place connectors or cables on one edge of the board and do not place digital circuits between connectors. - Drivers and filters for I/O functions must be placed as close to the connectors as possible. Connect TVS devices at the connector to a good ground. Connect filter capacitors at the connector to a good ground. Consider to add ferrite bead or inductor to some sensitive lines. - Physically isolate analog circuits from digital circuits if possible. - Place input filter capacitors as close to the MCU as possible. - Place the filtering capacitor (0.01 µF 0.1 µF typically) as close as possible to the device pin on the application board for better ESD protection. - Keep unused I/O pins floating, and then set them as output low in software. #### 11 **Revision history** The following table provides a revision history for this document. Table 20. Revision history | Rev. No. | Date | Substantial Changes | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 10/2019 | Initial public release. | | 2.1 | 11/2019 | <ul> <li>Updated the Δf<sub>dco_t</sub> in the External oscillator (XOSC) and ICS characteristics.</li> <li>Added note to the I<sub>LAT</sub> in the ESD handling ratings.</li> <li>Added Hardware design consideration.</li> </ul> | MC9S08PB16 Data Sheet, Rev. 2.1, 11/2019 **NXP Semiconductors** 31 How to Reach Us: Home Page: nxp.com Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions. While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, UMEMS, EdgeScale, EdgeLock, eIQ, and Immersive3D are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2018-2019 NXP B.V. Document Number MC9S08PB16 Revision 2.1, 11/2019