## **Sensitive Gate Triacs**

### **Silicon Bidirectional Thyristors**

Designed for industrial and consumer applications for full wave control of ac loads such as appliance controls, heater controls, motor controls, and other power switching applications.

#### **Features**

- Sensitive Gate Allows Triggering by Microcontrollers and other Logic Circuits
- Uniform Gate Trigger Currents in Three Quadrants; Q1, Q2, and Q3
- High Immunity to dv/dt 25 V/µs Minimum at 110°C
- High Commutating di/dt 8.0 A/ms Minimum at 110°C
- Maximum Values of IGT, VGT and IH Specified for Ease of Design
- On-State Current Rating of 8 Amperes RMS at 70°C
- High Surge Current Capability 70 Amperes
- Blocking Voltage to 800 Volts
- Rugged, Economical TO-220 Package
- These Devices are Pb-Free and are RoHS Compliant\*

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                             | Symbol                                 | Value             | Unit               |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------|--------------------|
| Peak Repetitive Off–State Voltage (Note 1) (T <sub>J</sub> = -40 to 110°C, Sine Wave, 50 to 60 Hz, Gate Open) MAC8SD MAC8SM MAC8SN | V <sub>DRM</sub> ,<br>V <sub>RRM</sub> | 400<br>600<br>800 | V                  |
| On-State RMS Current<br>(Full Cycle Sine Wave, 60 Hz, T <sub>C</sub> = 70°C)                                                       | I <sub>T(RMS)</sub>                    | 8.0               | А                  |
| Peak Non-Repetitive Surge Current<br>(One Full Cycle Sine Wave, 60 Hz,<br>T <sub>J</sub> = 110°C)                                  | I <sub>TSM</sub>                       | 70                | A                  |
| Circuit Fusing Consideration (t = 8.3 ms)                                                                                          | l <sup>2</sup> t                       | 20                | A <sup>2</sup> sec |
| Peak Gate Power<br>(Pulse Width ≤ 1.0 μs, T <sub>C</sub> = 70°C)                                                                   | P <sub>GM</sub>                        | 16                | W                  |
| Average Gate Power<br>(t = 8.3 ms, T <sub>C</sub> = 70°C)                                                                          | P <sub>G(AV)</sub>                     | 0.35              | W                  |
| Operating Junction Temperature Range                                                                                               | TJ                                     | -40 to +110       | °C                 |
| Storage Temperature Range                                                                                                          | T <sub>stg</sub>                       | -40 to +150       | °C                 |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



#### ON Semiconductor®

www.onsemi.com

#### TRIACS 8 AMPERES RMS 400 thru 800 VOLTS





#### MARKING DIAGRAM



TO-220 CASE 221A STYLE 4

= D, M, or N

= Assembly Location

Y = Year

WW = Work Week

G = Pb-Free Package

| PIN ASSIGNMENT |                 |  |  |
|----------------|-----------------|--|--|
| 1              | Main Terminal 1 |  |  |
| 2              | Main Terminal 2 |  |  |
| 3              | Gate            |  |  |
| 4              | Main Terminal 2 |  |  |

#### **ORDERING INFORMATION**

| Device  | Package             | Shipping        |
|---------|---------------------|-----------------|
| MAC8SDG | TO-220<br>(Pb-Free) | 50 Units / Rail |
| MAC8SMG | TO-220<br>(Pb-Free) | 50 Units / Rail |
| MAC8SNG | TO-220<br>(Pb-Free) | 50 Units / Rail |

V<sub>DRM</sub> and V<sub>RRM</sub> for all types can be applied on a continuous basis. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the devices are exceeded.

<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### THERMAL CHARACTERISTICS

| Characteristic                                                                | Symbol                                 | Value       | Unit |
|-------------------------------------------------------------------------------|----------------------------------------|-------------|------|
| Thermal Resistance, Junction-to-Case Junction-to-Ambient                      | R <sub>θ</sub> JC<br>R <sub>θ</sub> JA | 2.2<br>62.5 | °C/W |
| Maximum Lead Temperature for Soldering Purposes 1/8" from Case for 10 Seconds | $T_L$                                  | 260         | °C   |

| Characteristic                                                                                                                                                                                                                                                   | Symbol                                 | Min                  | Тур                  | Max               | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------|----------------------|-------------------|------|
| OFF CHARACTERISTICS                                                                                                                                                                                                                                              |                                        |                      | -                    | •                 | •    |
| Peak Repetitive Blocking Current ( $V_D$ = Rated $V_{DRM}$ , $V_{RRM}$ ; Gate Open) $T_J$ = 25°C $T_J$ = 110°C                                                                                                                                                   | I <sub>DRM</sub> ,<br>I <sub>RRM</sub> | -<br>-               | _<br>_               | 0.01<br>2.0       | mA   |
| ON CHARACTERISTICS                                                                                                                                                                                                                                               |                                        |                      |                      |                   |      |
| Peak On-State Voltage (Note ) (I <sub>TM</sub> = ±11A)                                                                                                                                                                                                           | $V_{TM}$                               | -                    | _                    | 1.85              | V    |
| Gate Trigger Current (Continuous dc) ( $V_D$ = 12 V, $R_L$ = 100 $\Omega$ ) MT2(+), G(+) MT2(+), G(-) MT2(-), G(-)                                                                                                                                               | I <sub>GT</sub>                        | -<br>-<br>-          | 2.0<br>3.0<br>3.0    | 5.0<br>5.0<br>5.0 | mA   |
| Holding Current (V <sub>D</sub> = 12V, Gate Open, Initiating Current = ±150mA)                                                                                                                                                                                   | I <sub>H</sub>                         | -                    | 3.0                  | 10                | mA   |
| Latching Current ( $V_D$ = 24V, $I_G$ = 5mA)<br>MT2(+), G(+)<br>MT2(-), G(-)<br>MT2(+), G(-)                                                                                                                                                                     | IL                                     | -<br>-<br>-          | 5.0<br>10<br>5.0     | 15<br>20<br>15    | mA   |
| Gate Trigger Voltage (Continuous dc) (V <sub>D</sub> = 12 V, R <sub>L</sub> = 100 $\Omega$ ) MT2(+), G(+) MT2(+), G(-) MT2(-), G(-)                                                                                                                              | V <sub>GT</sub>                        | 0.45<br>0.45<br>0.45 | 0.62<br>0.60<br>0.65 | 1.5<br>1.5<br>1.5 | V    |
| DYNAMIC CHARACTERISTICS                                                                                                                                                                                                                                          |                                        |                      |                      |                   |      |
| Rate of Change of Commutating Current V <sub>D</sub> = 400 V, I <sub>TM</sub> = 3.5 A, Commutating dv/dt = 10 V $\mu$ /sec, Gate Open, T <sub>J</sub> = 110°C, f = 500 Hz, Snubber: C <sub>S</sub> = 0.01 $\mu$ F, R <sub>S</sub> =15 $\Omega$ , (See Figure 16) | di/dt <sub>(c)</sub>                   | 8.0                  | 10                   | -                 | A/ms |
| Critical Rate of Rise of Off-State Voltage ( $V_D$ = Rate $V_{DRM}$ , Exponential Waveform, $R_{GK}$ = 510 $\Omega$ , $T_J$ = 110°C)                                                                                                                             | dv/dt                                  | 25                   | 75                   | -                 | V/µs |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Indicates Pulse Test: Pulse Width ≤ 2.0 ms, Duty Cycle ≤ 2%.

## Voltage Current Characteristic of Triacs (Bidirectional Device)

| Symbol           | Parameter                                 |
|------------------|-------------------------------------------|
| V <sub>DRM</sub> | Peak Repetitive Forward Off State Voltage |
| I <sub>DRM</sub> | Peak Forward Blocking Current             |
| V <sub>RRM</sub> | Peak Repetitive Reverse Off State Voltage |
| I <sub>RRM</sub> | Peak Reverse Blocking Current             |
| V <sub>TM</sub>  | Maximum On State Voltage                  |
| IH               | Holding Current                           |



#### **Quadrant Definitions for a Triac**



All polarities are referenced to MT1.

 $\dot{\text{With}}$  in–phase signals (using standard AC lines) quadrants I and III are used.





Figure 1. RMS Current Derating

Figure 2. Maximum On-State Power Dissipation



R(t), TRANSIENT THERMAL RESISTANCE (NORMALIZED)  $Z_{\theta JC(t)} = R_{\theta JC(t)} \bullet r(t)$ 0.1 0.1 100 1000 10 1·10<sup>4</sup> t, TIME (ms)

Figure 3. On-State Characteristics

Figure 4. Transient Thermal Response





Figure 5. Typical Holding Current Versus **Junction Temperature** 

Figure 6. Typical Latching Current Versus **Junction Temperature** 



Figure 7. Typical Gate Trigger Current Versus
Junction Temperature



Figure 8. Typical Gate Trigger Voltage Versus
Junction Temperature



Figure 9. Typical Exponential Static dv/dt Versus Gate-MT1 Resistance, MT2(+)



Figure 10. Typical Exponential Static dv/dt Versus Peak Voltage, MT2(+)



Figure 11. Typical Exponential Static dv/dt Versus
Junction Temperature, MT2(+)



Figure 12. Typical Exponential Static dv/dt Versus Peak Voltage, MT2(–)



Figure 13. Typical Exponential Static dv/dt Versus Junction Temperature, MT2(-)

Figure 14. Typical Exponential Static dv/dt Versus Gate-MT1 Resistance, MT2(-)





Note: Component values are for verification of rated (di/dt)<sub>c</sub>. See AN1048 for additional information.

Figure 16. Simplified Test Circuit to Measure the Critical Rate of Rise of Commutating Current (di/dt)<sub>c</sub>

#### PACKAGE DIMENSIONS

TO-220 CASE 221A-09 **ISSUE AH** 





- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH.
- DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE

|     | INC   | INCHES MILLIMETERS |       | IETERS |
|-----|-------|--------------------|-------|--------|
| DIM | MIN   | MAX                | MIN   | MAX    |
| Α   | 0.570 | 0.620              | 14.48 | 15.75  |
| В   | 0.380 | 0.415              | 9.66  | 10.53  |
| С   | 0.160 | 0.190              | 4.07  | 4.83   |
| D   | 0.025 | 0.038              | 0.64  | 0.96   |
| F   | 0.142 | 0.161              | 3.61  | 4.09   |
| G   | 0.095 | 0.105              | 2.42  | 2.66   |
| Н   | 0.110 | 0.161              | 2.80  | 4.10   |
| J   | 0.014 | 0.024              | 0.36  | 0.61   |
| K   | 0.500 | 0.562              | 12.70 | 14.27  |
| L   | 0.045 | 0.060              | 1.15  | 1.52   |
| N   | 0.190 | 0.210              | 4.83  | 5.33   |
| Q   | 0.100 | 0.120              | 2.54  | 3.04   |
| R   | 0.080 | 0.110              | 2.04  | 2.79   |
| S   | 0.045 | 0.055              | 1.15  | 1.39   |
| Т   | 0.235 | 0.255              | 5.97  | 6.47   |
| U   | 0.000 | 0.050              | 0.00  | 1.27   |
| ٧   | 0.045 |                    | 1.15  |        |
| Z   |       | 0.080              |       | 2.04   |

PIN 1. MAIN TERMINAL 1

- MAIN TERMINAL 2 2.
- 3. GATE
- MAIN TERMINAL 2

ON Semiconductor and the 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any licensee under its patent rights of others. SCILLC products are not designed, intended, or other applications in systems in systems intended for surprised for use as components in systems insystems in systems in systems intended for parameters in systems in systems. or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative