# High-Speed, Octal, Industrial Digital Input with Parallel Output

#### **General Description**

The MAX22195 translates eight 24V industrial digital inputs to eight CMOS-compatible, parallel outputs. Propagation delay from input-to-output is less than 300ns for all channels. Current-limiters on each digital input greatly reduce power dissipation compared to traditional resistive inputs. The accuracy of these current-limiters minimizes power dissipation while ensuring compliance with the IEC 61131-2 standard. A current-setting resistor allows the MAX22195 to be configured for Type 1, Type 2, or Type 3 inputs. Additionally, the MAX22195 has energyless fieldside LED drivers to meet the indicator light requirement of IEC 61131-2 with no additional power dissipation.

The MAX22195 provides a 3.3V integrated voltage regulator. The internal LDO accepts the field supply  $V_{DD24}$  from 7V to 65V. The internal LDO output can supply up to 25mA of current in addition to powering the basic MAX22195 requirements. This MAX22195 LDO current can be used to power digital isolators and other field-side circuits. Alternatively, the MAX22195 can be powered from a 3.0V to 5.5V supply connected to  $V_{DD3}$  pin.

The MAX22195 includes an open-drain READY output that asserts high to indicate the MAX22195 is functional. If the V<sub>DD24</sub> field-side supply voltage is too low, or a fault in the current-setting resistor is detected, or the device reaches an over-temperature condition, the READY signal is set to high-impedance.

#### **Applications**

- Programmable Logic Controllers
- Industrial Automation
- Process Automation
- Building Automation

#### **Benefits and Features**

- High-Speed, Industrial Digital Inputs
  - 300ns Maximum Propagation Delay
  - ±10ns Maximum Channel-to-Channel Skew
  - · Parallel Output for Simultaneous Signal Delivery
- High Integration Reduces BOM Count and Board Space
  - Operates Directly from Field Supply (7V to 65V)
  - Compatible with 3.3V or 5V Logic
  - 5mm x 5mm, 32-TQFN Package
- Low Power and Low Heat Dissipation
  - Low Quiescent Current (1.2mA Maximum)
  - Accurate Input Current-Limiters
  - Energyless Field-Side LED Drivers
- Fault Tolerant with Built-In Diagnostics
  - Integrated Field-Side Supply Monitor
  - Integrated Over-Temperature Monitor
  - Current-Setting Resistor Monitor
- Configurability Enables Wide Range of Applications
  - Configurable IEC 61131-2 Types 1, 2, 3 Inputs
  - Configurable Input Current Limiting from 0.56mA to 3.97mA
- Robust Design
  - ±1kV Surge Tolerant using Minimum 1kΩ Resistor
  - ±8kV Contact ESD and ±15kV Air Gap ESD Using Minimum 1kΩ Resistor
  - -40°C to +125°C Ambient Operating Temperature

Ordering Information appears at end of data sheet.



# High-Speed, Octal, Industrial Digital Input with Parallel Output



## **Octal Digital Input with Parallel Output**

## High-Speed, Octal, Industrial Digital Input with Parallel Output

#### **Absolute Maximum Ratings**

| V <sub>DD3</sub> to GND  | -0.3V to +6V                    |
|--------------------------|---------------------------------|
| V <sub>DD24</sub> to GND | 0.3V to +70V                    |
| OP1–OP8                  | 0.3V to V <sub>DD3</sub> + 0.3V |
| IN1–IN8 to GND           | 40V to +40V                     |
| REFDI to GND             | 0.3V to V <sub>DD3</sub> + 0.3V |
| READY, RDYEN to GND      | 0.3V to +6V                     |
| EXTVM to GND             | 0.3V to +6V                     |
| LED1-LED8 to GND         | 0.3V to +6V                     |

| Continuous Power Dissipation            |                |
|-----------------------------------------|----------------|
| Multilayer Board T <sub>A</sub> = +70°C | 2222mW         |
| Derate above +70°C                      | 27.80mW/°C     |
| Operating Temperature Range             | +125°C         |
| Maximum Junction Temperature            | +150°C         |
| Storage Temperature Range               | 65°C to +150°C |
| Lead Temperature (soldering, 10s)       | +300°C         |
| Soldering(reflow)                       | +260°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Package Information**

| PACKAGE TYPE: 32 TQFN                 |                |  |  |  |
|---------------------------------------|----------------|--|--|--|
| Package Code                          | T3255+6        |  |  |  |
| Outline Number                        | <u>21-0140</u> |  |  |  |
| Land Pattern Number                   | 90-0603        |  |  |  |
| THERMAL RESISTANCE, MULTILAYER BOARD  |                |  |  |  |
| Junction to Ambient ( $\theta_{JA}$ ) | 36°C/W         |  |  |  |
| Junction to Case (θ <sub>JC</sub> )   | 3°C/W          |  |  |  |

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maximintegrated.com/thermal-tutorial</u>.

# High-Speed, Octal, Industrial Digital Input with Parallel Output

#### **DC Electrical Characteristics**

 $V_{DD3}$  to GND = +3.0V to +5.5V,  $T_A$  = -40°C to +125°C, unless otherwise noted.  $C_L$  on OP1-OP8 = 15pF. Typical values are at  $V_{DD3}$  to GND = +3.3V,  $V_{DD24}$  to GND = +24V, Field Inputs IN1-IN8 = +24V, and  $T_A$  = +25°C. (Note 1)

| PARAMETER                                                      | SYMBOL                   | CONDITIONS                                                                             | MIN      | TYP  | MAX  | UNITS    |
|----------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------|----------|------|------|----------|
| POWER SUPPLIES                                                 | 1                        | ·                                                                                      | <u>.</u> |      |      | <u>.</u> |
| 0 1 1/1                                                        | V <sub>DD24</sub>        | Normal operation                                                                       | 7        |      | 65   | V        |
| Supply Voltage                                                 | V <sub>DD3</sub>         | Powered from an external power supply                                                  | 3.0      |      | 5.5  | V        |
| Supply Current Powered<br>from V <sub>DD24</sub>               | I <sub>DD24</sub>        | V <sub>DD24</sub> = 24V, IN1-IN8 = 0V,<br>LED_ = GND, no load on OP1-OP8               |          | 0.6  | 1.2  | mA       |
| Supply Current Powered from V <sub>DD3</sub>                   | I <sub>DD3</sub>         | $V_{DD3}$ = 3.3V, IN1-IN8 = 0V, LED_ = GND,<br>no load on OP1-OP8, $V_{DD24}$ floating |          | 0.6  | 1.2  | mA       |
| V <sub>DD3</sub> Undervoltage-Lockout<br>Threshold             | V <sub>UVLO3</sub>       | Powered from $V_{DD3}$ , $V_{DD3}$ rising $V_{DD24}$ floating                          | 2.4      |      | 2.9  | V        |
| V <sub>DD3</sub> Undervoltage-Lockout<br>Threshold Hysteresis  | V <sub>UVHYST3</sub>     |                                                                                        |          | 0.07 |      | V        |
|                                                                | V <sub>READY_24VR</sub>  | V <sub>DD24</sub> rising, EXTVM = GND                                                  | 13.8     | 14.6 | 15.4 | V        |
| V <sub>DD24</sub> READY Threshold                              | V <sub>READY_24VF</sub>  | V <sub>DD24</sub> falling, EXTVM = GND                                                 | 13.3     | 14.1 | 15.0 | V        |
| V <sub>DD24</sub> Undervoltage-Lockout<br>Threshold            | V <sub>UVLO24</sub>      | V <sub>DD24</sub> rising                                                               | 6.0      |      | 6.8  | V        |
| V <sub>DD24</sub> Undervoltage-Lockout<br>Threshold Hysteresis | V <sub>UVHYST24</sub>    |                                                                                        |          | 0.45 |      | V        |
| Regulator Output Voltage                                       | V <sub>DD3</sub>         | I <sub>LOAD</sub> = 1mA, V <sub>DD24</sub> = 7V to 65V                                 | 3.0      | 3.3  | 3.6  | V        |
| Line Regulation                                                | dV <sub>DDLINE</sub>     | $I_{LOAD}$ = 1mA, $V_{DD24}$ = 12V to 24V                                              |          | 0    |      | mV       |
| Load Regulation                                                | dV <sub>DDLOAD</sub>     | $I_{LOAD}$ = 1mA to 10mA, $V_{DD24}$ = 12V                                             |          | 1    |      | mV       |
| Short-Circuit Current Limit                                    | IDD24_SC                 | $V_{DD24}$ current when $V_{DD3}$ short to GND, $V_{DD24}$ = 12V                       | 28       | 37.5 | 50   | mA       |
| VDD24 MONITOR                                                  |                          |                                                                                        |          |      |      |          |
| EXTVM Glitch Filter                                            |                          |                                                                                        |          | 3    |      | μs       |
| EXTVM Threshold Off to On                                      | V <sub>24TH_OFF_ON</sub> | V <sub>DD24</sub> rising                                                               | 0.77     | 0.81 | 0.84 | V        |
| EXTVM Threshold On to Off                                      | V <sub>24TH_ON_OFF</sub> | V <sub>DD24</sub> falling                                                              | 0.74     | 0.79 | 0.82 | V        |
| External EXTVM Selection<br>Threshold                          | EXTVM_SEL                |                                                                                        |          | 0.3  |      | V        |
| External EXTVM Selectable<br>V <sub>DD24</sub> Threshold       | EXTVM_VDD24              |                                                                                        | 10       |      | 30   | V        |
| EXTVM Leakage Current                                          | I <sub>EXTVM_L</sub>     |                                                                                        | -1       |      | 1    | μA       |
| THERMAL SHUTDOWN                                               |                          |                                                                                        |          |      |      |          |
| Thermal-Shutdown Threshold                                     | T <sub>SHDN</sub>        | VDD3 internal regulator off                                                            |          | 165  |      | °C       |
| Thermal-Shutdown Hysteresis                                    | T <sub>SHDN_HYS</sub>    |                                                                                        |          | 10   |      | °C       |

# High-Speed, Octal, Industrial Digital Input with Parallel Output

### **DC Electrical Characteristics (continued)**

 $V_{DD3}$  to GND = +3.0V to +5.5V,  $T_A$  = -40°C to +125°C, unless otherwise noted.  $C_L$  on OP1-OP8 = 15pF. Typical values are at  $V_{DD3}$  to GND = +3.3V,  $V_{DD24}$  to GND = +24V, Field Inputs IN1-IN8 = +24V, and  $T_A$  = +25°C. (Note 1)

| PARAMETER                            | SYMBOL               | CONDITIONS                                                                                           | MIN                       | TYP  | MAX                       | UNITS |
|--------------------------------------|----------------------|------------------------------------------------------------------------------------------------------|---------------------------|------|---------------------------|-------|
| CURRENT LIMITING SETTIN              | G                    |                                                                                                      |                           |      |                           |       |
| REFDI Voltage                        | V <sub>REFDI</sub>   |                                                                                                      |                           | 0.61 |                           | V     |
| Current-Limit Setting Resistor       | R <sub>REFDI</sub>   |                                                                                                      | 5.2                       | 8.6  | 36                        | kΩ    |
| DEEDI Din Shart                      |                      | Increasing current at pin REFDI                                                                      |                           | 550  |                           | μA    |
| REFDI Pin Short                      | REFDI_S              | Decreasing current at pin REFDI                                                                      |                           | 548  |                           | μA    |
|                                      | BEEDLO               | Increasing current at pin REFDI                                                                      |                           | 4.46 |                           | μA    |
| REFDI Pin Open                       | REFDI_O              | Decreasing current at pin REFDI                                                                      |                           | 7.21 |                           | μA    |
| IC INPUTS (TYPE 1, 2, 3)             |                      |                                                                                                      | ·                         |      |                           |       |
| Input Current Limit                  |                      | -40V < V <sub>IN</sub> < 0V, V <sub>IN</sub> at IN1 - IN8 pins                                       |                           | 100  |                           | μA    |
| LED On-State Current                 | ILED_ON              | $R_{REFDI} = 8.6k\Omega, V_{LED} = 3V$                                                               | 1.5                       |      |                           | mA    |
| DI Leakage, Current Sources          |                      | IN1 – IN8 = 28V                                                                                      | 40                        | 58   | 80                        |       |
| Disabled                             | <sup>I</sup> DI_LEAK | IN1 – IN8 = 6V                                                                                       | 8                         | 11.4 | 16                        | μA    |
| Input Threshold Low-to-High          | V <sub>THP+</sub>    | IN1 – IN8                                                                                            |                           | 5.6  | 6                         | V     |
| Input Threshold High-to-Low          | V <sub>THP</sub>     | IN1 – IN8                                                                                            | 4.4                       | 4.7  |                           | V     |
| Input Threshold Hysteresis           | VINPHYST             | IN1 – IN8                                                                                            |                           | 0.9  |                           | V     |
| FIELD INPUTS TYPE 1, 3: (E)          | TERNAL SERI          | ES RESISTOR R <sub>IN</sub> = $1.5K\Omega$ , R <sub>REFDI</sub> = 8.0                                | 6ΚΩ)                      |      |                           |       |
| Field-Input Current Limit            | IINLIM               | 6V (V <sub>THP+</sub> MAX) ≤ VIN_ at the pin ≤ 28V,<br>LED on, R <sub>REFDI</sub> = 8.6kΩ (Note 2)   | 2.15                      | 2.40 | 2.65                      | mA    |
| Field Input Threshold<br>Low-to-High | V <sub>INF+</sub>    | $R_{REFDI}$ = 8.6kΩ, 1.5kΩ external series resistor                                                  |                           |      | 10                        | V     |
| Field Input Threshold<br>High-to-Low | V <sub>INF-</sub>    | $R_{REFDI} = 8.6k\Omega$ , 1.5kΩ external series resistor                                            | 8                         |      |                           | V     |
| FIELD INPUTS TYPE 2: (EXT            | ERNAL SERIES         | S RESISTOR R <sub>IN</sub> = 1KΩ , R <sub>REFDI</sub> = 5.2KΩ                                        | 2)                        |      |                           |       |
| Field-Input Current Limit            | IINLIM               | 6V (V <sub>THP+</sub> MAX) ≤ VIN_ at the pin ≤ 28V,<br>LED on, R <sub>REFDI</sub> = $5.2kΩ$ (Note 2) | 3.55                      | 3.97 | 4.39                      | mA    |
| Field Input Threshold<br>Low-to-High | V <sub>INF+</sub>    | $R_{REFDI}$ = 5.2kΩ, 1kΩ external series resistor                                                    |                           |      | 10                        | V     |
| Field Input Threshold<br>High-to-Low | V <sub>INF-</sub>    | $R_{REFDI} = 5.2k\Omega$ , 1kΩ external series resistor                                              | 8                         |      |                           | V     |
| LOGIC INPUT (RDYEN)                  | ·                    | ·                                                                                                    |                           |      |                           |       |
| Input Logic-High Voltage             | VIH                  |                                                                                                      | 0.7 x<br>V <sub>DD3</sub> |      |                           | V     |
| Input Logic-Low Voltage              | VIL                  |                                                                                                      |                           |      | 0.3 x<br>V <sub>DD3</sub> | V     |
| Input Pulldown Resistance            | R <sub>PD</sub>      |                                                                                                      |                           | 199  |                           | kΩ    |

# High-Speed, Octal, Industrial Digital Input with Parallel Output

### **DC Electrical Characteristics (continued)**

 $V_{DD3}$  to GND = +3.0V to +5.5V,  $T_A$  = -40°C to +125°C, unless otherwise noted.  $C_L$  on OP1-OP8 = 15pF. Typical values are at  $V_{DD3}$  to GND = +3.3V,  $V_{DD24}$  to GND = +24V, Field Inputs IN1-IN8 = +24V, and  $T_A$  = +25°C. (Note 1)

| PARAMETER                                               | SYMBOL                   | CONDITIONS                                                                                     | MIN                       | TYP | MAX  | UNITS |  |
|---------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------|---------------------------|-----|------|-------|--|
| LOGIC OUTPUT (OP1-OP8, READY)                           |                          |                                                                                                |                           |     |      |       |  |
| Output Logic-High Voltage                               | V <sub>OH</sub>          | Sourcing 4mA                                                                                   | V <sub>DD3</sub> -<br>0.4 |     |      | V     |  |
| Output Logic-Low Voltage                                | V <sub>OL</sub>          | Sinking 4mA                                                                                    |                           |     | 0.4  | V     |  |
| DYNAMIC CHARACTERISTIC                                  | S (OP1-OP8)              |                                                                                                |                           |     |      |       |  |
| Propagation Delay<br>Low-to-High ( <u>Figure 1</u> )    | <sup>t</sup> PDLH        | IN_ to OP_, R <sub>IN</sub> = 1.5kΩ,<br>IN_ = 11V and 36V                                      |                           |     | 300  | ns    |  |
| Propagation Delay<br>High-to-Low ( <u>Figure 1</u> )    | <sup>t</sup> PDHL        | IN_ to OP_, R <sub>IN</sub> = 1.5kΩ,<br>IN_ = 11V and 36V                                      |                           |     | 300  | ns    |  |
| Propagation Delay Skew<br>Channel-to-Channel (Figure 1) | <sup>t</sup> PDSKEW_CH   | IN_ to OP_, R <sub>IN</sub> = 1.5kΩ,<br>IN_ = 11V and 36V                                      | -10                       |     | 10   | ns    |  |
| Propagation Delay Skew<br>Part-to-Part (Figure 1)       | <sup>t</sup> PDSKEW_PART | IN_to OP_, $R_{IN} = 1.5k\Omega$ , IN_= 11V and 36V, All conditions are the same between parts | -200                      |     | +200 | ns    |  |
| Dreparation Dalay litter                                | t <sub>PDJ_R</sub>       | Output Rising, V <sub>DD3</sub> = 3.3V, IN_ = 24V                                              |                           | 40  |      | ps    |  |
| Propagation Delay Jitter                                | t <sub>PDJ_F</sub>       | Output Falling, $V_{DD3} = 3.3V$ , $IN_ = 24V$                                                 |                           | 50  |      | ps    |  |
| Detectable Pulse Width<br>(Figure 1)                    | t <sub>PW</sub>          | IN_ to OP_, R <sub>IN</sub> = 1.5kΩ,<br>IN_ = 11V and 36V                                      | 220                       |     |      | ns    |  |
| Pulse Width Distortion                                  | PWD                      | tpdlh - tpdhl                                                                                  | 0                         |     | 180  | ns    |  |

**Note 1:** All units are production tested at  $T_A = +25^{\circ}C$ . Specifications over temperature are guaranteed by design.

**Note 2:** External resistor REFDI is selected to set any desired current limit between 0.56mA to 3.97mA (typical values). The current limit accuracy of ±10.6% is guaranteed for values greater or equal to 2mA.

# High-Speed, Octal, Industrial Digital Input with Parallel Output



Figure 1. Test Circuit (A) and Timing Diagram (B)

#### **ESD and EMC Characteristics**

| PARAMETER          | SYMBOL CONDITIONS |                                                                                          | VALUE | UNITS |
|--------------------|-------------------|------------------------------------------------------------------------------------------|-------|-------|
| Line-to-Line       |                   | IEC 61000-4-5, 1.2/50 $\mu s$ pulse, minimum 1k $\Omega$ resistor in series with IN1–IN8 |       |       |
| Surge              | Line-to-Ground    | IEC 61000-4-5, 1.2/50 $\mu s$ pulse, minimum 1k $\Omega$ resistor in series with IN1–IN8 | ±1    | kV    |
|                    | Human Body Model  | All Pins                                                                                 | ±2    | ιτν   |
| ESD Contact Discha |                   | IEC 61000-4-2, minimum $1k\Omega$ resistor in series with IN1–IN8                        | ±8    |       |
|                    | Air-Gap Discharge | IEC 61000-4-2, minimum $1k\Omega$ resistor in series with IN1–IN8                        | ±15   |       |

## High-Speed, Octal, Industrial Digital Input with Parallel Output

#### **Typical Operating Characteristics**

 $(V_{DD24} = 24V, V_{DD3} = 3.3V, T_A = +25^{\circ}C, R_{REFDI} = 8.6k\Omega \text{ or } 5.2k\Omega, R_{IN} = 1.5k\Omega \text{ or } 1k\Omega, \text{ unless otherwise noted.})$ 



## High-Speed, Octal, Industrial Digital Input with Parallel Output

### **Typical Operating Characteristics (continued)**

 $(V_{DD24} = 24V, V_{DD3} = 3.3V, T_A = +25^{\circ}C, R_{REFDI} = 8.6k\Omega \text{ or } 5.2k\Omega, R_{IN} = 1.5k\Omega \text{ or } 1k\Omega, unless otherwise noted.})$ 



# High-Speed, Octal, Industrial Digital Input with Parallel Output

### **Typical Operating Characteristics (continued)**

 $(V_{DD24} = 24V, V_{DD3} = 3.3V, T_A = +25^{\circ}C, R_{REFDI} = 8.6k\Omega \text{ or } 5.2k\Omega, R_{IN} = 1.5k\Omega \text{ or } 1k\Omega, \text{ unless otherwise noted.})$ 



# High-Speed, Octal, Industrial Digital Input with Parallel Output

### **Pin Configuration**



# High-Speed, Octal, Industrial Digital Input with Parallel Output

## **Pin Description**

| PIN                        | NAME                      | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|----------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| POWER SUI                  | POWER SUPPLY              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 30                         | V <sub>DD24</sub>         | 24V Field Supply. Bypass to GND with 0.1µF capacitor in parallel with 1µF capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 31                         | V <sub>DD3</sub>          | 3.3V output from integrated LDO when powered from V <sub>DD24</sub> , or 3.0 - 5.5V supply input when V <sub>DD24</sub> not driven. Bypass to GND with 0.1µF capacitor in parallel with 1µF capacitor. If powering V <sub>DD3</sub> from an external supply, leave V <sub>DD24</sub> floating. V <sub>DD3</sub> output is turned off during thermal shutdown.                                                                                                                                                                                                    |  |  |  |  |  |
| 25, 32                     | GND                       | Ground Return for All Signals and the Power Supplies                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| EP                         | -                         | Exposed Pad. Connect to GND. Solder entire exposed pad area to ground plane with multiple vias for best thermal performance. EP = exposed pad on the back of the package                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| ANALOG PI                  | NS                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 27                         | EXTVM                     | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 26                         | REFDI                     | Digital Input Current-Limit Reference Resistor. For 24V Type 1 and Type 3 inputs, place a 8.6k $\Omega$ resistor from REFDI to GND. For Type 2 inputs, place a 5.2k $\Omega$ resistor from REFDI to GND.                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| INPUT PINS                 |                           | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 1,3,5,7,18,<br>20,22,24    | IN1-IN8<br>respectively   | Field Inputs. For 24V Type 1 and Type 3 inputs, place a $1.5k\Omega$ resistor between the field input and IN_ pin. For Type 2 inputs, place a $1k\Omega$ resistor between the field input and IN_ pin. Capacitors for filtering should not be connected to the IN_ pins. See the <u>Surge Protection of Field Inputs</u> section for further information.                                                                                                                                                                                                        |  |  |  |  |  |
| 2,4,6,8,17,<br>19,21,23    | LED1-LED8<br>respectively | Energyless LED Driver Outputs. Connect to GND if LEDs are not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| LOGIC PINS                 |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 9,10,11,12,<br>13,14,15,16 | OP1-OP8<br>respectively   | Logic Outputs. Indicate the state (high or low) of IN1-IN8. High level is V <sub>DD3</sub> . Low level is GND. If thermal shutdown is triggered, OP1-OP8 are high-impedance.                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 28                         | RDYEN                     | Ready Enable. Has a weak internal pulldown. Assert high to enable the READY output. Cascade<br>the READY signal of multiple devices through a single isolator or a microcontroller input pin by<br>connecting the READY output of each device to the RDYEN input of the next device in the chain.<br>READY from the last device in the chain drives the isolator input, or the microcontrol GPI.                                                                                                                                                                 |  |  |  |  |  |
| 29                         | READY                     | <ul> <li>Open-drain output. Connect a pulldown resistor between READY and GND pin. Assert high to indicate the device is functional and the outputs are valid. The following conditions must be met for READY to assert high:</li> <li>1. V<sub>DD3</sub> is above the UVLO threshold.</li> <li>2. REFDI is not open or shorted to GND.</li> <li>3. MAX22195 is not in Thermal Shutdown.</li> <li>4. RDYEN is high.</li> <li>5. V<sub>DD24</sub> is valid if the device is powered by V<sub>DD24</sub> and EXTVM is not connected to V<sub>DD3</sub>.</li> </ul> |  |  |  |  |  |

# High-Speed, Octal, Industrial Digital Input with Parallel Output

## Functional/Block Diagram



## High-Speed, Octal, Industrial Digital Input with Parallel Output

#### **Detailed Description**

The MAX22195 senses the state (on, high or off, low) of each input (IN1-IN8). The voltages at the IN1–IN8 input pins are compared against internal references to determine whether the sensor is on (logic 1) or off (logic 0). Placing a  $8.6k\Omega$  current-setting resistor between REFDI and GND, and a  $1.5k\Omega$  resistor in series with each input ensures that the current at the on and off trip points as well as the voltage at the trip points satisfy the requirements of IEC 61131-2 for Type 1 and Type 3 inputs (Figure 2). The current sunk by each input pin rises linearly with input voltage until the level set by the current-limiter is reached; any voltage increase beyond this point does not increase the input current. Limiting the input current ensures compliance with IEC 61131-2 while significantly reducing power dissipation compared to traditional resistive inputs.

The current-setting resistor  $R_{REFDI}$  can be calculated using this equation:

 $I_{\text{INLIM}}$  [mA] =  $V_{\text{IN}}$  / 517 [V/k $\Omega$ ] + 20.5 /  $R_{\text{REFDI}}$  [V/k $\Omega$ ]

where  $V_{\text{IN}}$  is 5.6V at the input pin during production test for the typical value of Type 1 and 3, and Type 2 current limits.

#### **RDYEN and READY Monitor**

The READY output is used to signal a logic-side controller that the field-side circuit is working. This allows the controller to distinguish from a valid reading of eight low inputs or an invalid reading caused by a field-side fault such as loss of power. The READY output is asserted high when the following five conditions are met: the UVLO voltage threshold for V<sub>DD3</sub> is exceeded; the V<sub>DD24</sub> field supply requirement is met as set by internal thresholds or EXTVM external thresholds if enabled; the device is not in thermal shutdown; current through the REFDI pin is in a reasonable range (7.21 $\mu$ A to 550 $\mu$ A); and the RDYEN is high.

Ready Enable RDYEN is used to cascade other READY signals through to a single digital isolation channel or a microcontroller GPI pin. Connect the READY output of one device to the RDYEN input of the next device in the chain. Connect the final READY output to a digital isolator or a microcontroller GPI pin. All READY signals must be high for the final READY signal to go high. READY is an open-drain PMOS output, driven to  $V_{DD3}$  for a high output and set at high-impedance for a low output. Refer to *Typical Application Circuits* for details.

Outputs OP1 - OP8 are high-impedance only when thermal shutdown is triggered.



Figure 2. Switching Characteristics for IEC 61131-2 Type 1, 2, and 3 24VDC Digital Inputs

## High-Speed, Octal, Industrial Digital Input with Parallel Output

#### **External VDD24 Voltage Monitor**

The EXTVM input controls how the V<sub>DD24</sub> field supply affects the READY output. When EXTVM is connected to V<sub>DD3</sub>, the status of the V<sub>DD24</sub> field supply becomes a don't-care in the decision to assert READY. This is useful when the MAX22195 is being powered directly from a 3.3V supply on  $V_{DD3}$  and  $V_{DD24}$  is not in use. When EXTVM is connected to GND, the voltage on V<sub>DD24</sub> must be above the nominal 14V threshold before READY asserted high. To use an user-defined V<sub>DD24</sub> supply voltage threshold, use an external resistive divider to apply an analog voltage directly to EXTVM. The voltage at EXTVM must be greater than the threshold, 0.81V (V<sub>REF</sub>) nominal, before READY asserted high. Figure 3 shows an example of the V<sub>DD24</sub> being monitored with the use of external resistive divider to set a nominal threshold before READY asserted high.

 $V_{DD24} = V_{REF} (1 + (R2/R1))$ 

#### Short/Open Detection at REFDI Pin

Short or open detection at REFDI pin is implemented by monitoring the current set by REFDI pin.When more than 550 $\mu$ A current is detected, meaning a short at REFDI, the 2mA minimum input current is not guaranteed, and field input low-to-high and high-to-low thresholds are changed. When less than 7.21 $\mu$ A current is detected, meaning an open at REFDI, the 2mA minimum input current is not guaranteed. When open or short at REFDI pin is detected, the READY pin is not asserted.



Figure 3. User-Defined VDD24 Threshold Set by EXTVM and External Resistive Divider

#### **Energyless LED Drivers**

When IN\_ is determined to be on, its input current is diverted to the LED\_ pin and flows from that pin to GND. Placing an LED between LED\_ and GND provides an indication of the input state without increasing overall power dissipation. If the indicator LEDs are not used, connect LED\_ to GND.

#### Type 2 Sensor Inputs

The additional input current (6mA min) and associated power dissipation of Type 2 input require the use of two MAX22195 inputs in parallel. The current of each channel is set to a nominal 3.97mA (7.9mA total) by placing a  $5.2k\Omega$ resistor from REFDI to GND. The proper voltage drop across the input resistor is maintained by reducing the resistance from  $1.5k\Omega$  to  $1k\Omega$  for each MAX22195 input channel. If lower input current is desired, the REFDI resistor can be increased to 5.76kQ or higher as long as the 6mA minimum input current for Type 2 is met. For proper surge protection, it is important that each MAX22195 input has its own resistor. Any two MAX22195 channels may be used; they need not be continuous (Figure 4). Either channel may be read to determine the input state. The additional power dissipation from this Type 2 configuration reduces the maximum ambient operating temperature to 120°C, when all inputs are at 30V, and the MAX22195s are powered from a 30V field supply and there is no additional load on  $V_{DD3}$ .

#### **Thermal Considerations**

The MAX22195 will operate at an ambient temperature of 125°C on a properly designed multilayer PC board. Operating at higher voltages, or with heavy output loads such as optical isolators will increase power dissipation and reduce the maximum allowable operating temperature. See <u>Package Information</u> section and <u>Absolute Maximum</u> <u>Ratings</u> section for safety operation temperature and maximum power dissipation.

The MAX22195 is in thermal shutdown when the thermal shutdown temperature threshold is exceeded. During thermal shutdown, the internal voltage regulator, input channels, REFDI circuitry are all turned off, and outputs OP1-OP8 are high-impedance.

High-Speed, Octal, Industrial Digital Input with Parallel Output



Figure 4. Implementing Type 2 Digital Inputs with MAX22195

# High-Speed, Octal, Industrial Digital Input with Parallel Output

#### **Applications Information**

#### **Power Supply Decoupling**

To reduce ripple and the chance of introducing data errors, bypass  $V_{DD24}$  and  $V_{DD3}$  with a 0.1µF low-ESR ceramic capacitor in parallel with 1µF ceramic capacitor to GND, respectively. Place the bypass capacitors as close as possible to the power supply input pins.

#### Powering MAX22195 with VDD3

The MAX22195 can alternatively be powered using a 3.0 – 5.5V supply connected to the V<sub>DD3</sub> pin. In this case, a 24V supply is no longer needed, the V<sub>DD24</sub> pin must be left unconnected and EXTVM pin is connected to V<sub>DD3</sub> to disable the V<sub>DD24</sub> voltage monitoring, see <u>Typical Application</u> <u>Circuits</u> for details. This configuration has lower power consumption and heat dissipation since the on-chip LDO voltage regulator is disabled (the V<sub>DD24</sub> undervoltage lockout is below threshold and automatically disables the LDO).

#### **PCB Layout Recommendations**

The PCB designer should follow some critical recommendations in order to get the best performance from the design.

- Keep the input/output traces as short as possible. Avoid using vias on the signals to make lowinductance paths.
- Have a solid ground plane underneath the entire exposed pad (EP) area with multiple thermal vias for best thermal performance.

 In order to achieve the highest EFT performance, it is recommended to have the GND plane around the REFDI traces, and isolate the REFDI traces from all input traces, especially IN8, as much as possible. For example, route input traces and REFDI traces on two different layers and have a GND plane on the inner layers in between.

#### IEC 61131-2 EMC Requirement

The MAX22195 is required to operate reliably in harsh industrial environments. The device can meet the transient immunity requirements as specified in IEC 61131-2, including Electrostatic Discharge (ESD) per IEC 61000-4-2, Electrical Fast Transient/Burst (EFT) per IEC 61000-4-4, and Surge Immunity per IEC 61000-4-5. Maxim's proprietary process technology provides robust input channels and field supply with internal ESD structures and high Absolute Maximum Ratings (see the Absolute Maximum Ratings section), but external components are also required to absorb excessive energy from ESD and surge transients. The circuit with external components shown in Figure 5 allows the device to meet and exceed the transient immunity requirements as specified in IEC 61131-2 and related IEC 61000-4-x standards. The system shown in Figure 5, using the components shown in Table 1, is designed to be robust against ESD, EFT, and Surge specifications as listed in Table 2. In all these tests, the part or DUT is soldered onto a properly designed application board (e.g., the MAX22195EVKIT#) with necessarv external components.

| COMPONENT           | DESCRIPTION                                                                      | REQUIRED/RECOMMENDED |
|---------------------|----------------------------------------------------------------------------------|----------------------|
| C1                  | 1µF, 100V ceramic capacitor                                                      | Required             |
| C2                  | 0.1µF, 100V low-ESR ceramic capacitor                                            | Required             |
| C3                  | 1µF, 10V ceramic capacitor                                                       | Required             |
| C4                  | 0.1µF, 10V low-ESR ceramic capacitor                                             | Required             |
| C5                  | 3.3nF, safety rated Y capacitor (2220)                                           | Recommended          |
| D1                  | Unidirectional TVS diode SMBJ33A (42 $\Omega$ ) or SM30T39AY (2 $\Omega$ )       | Recommended          |
| R1                  | $1.5k\Omega$ or $1k\Omega$ , 1W pulse withstanding resistor (CMB0207 or similar) | Required             |
| All other Resistors | 0603, 0.1W resistors                                                             | Required             |
| All LEDs            | LEDs for visual input status indication                                          | Recommended          |

#### Table 1. Recommended Components for EMC compliance

# High-Speed, Octal, Industrial Digital Input with Parallel Output



Figure 5. Typical EMC Protection Circuit for the MAX22195

## High-Speed, Octal, Industrial Digital Input with Parallel Output

#### **ESD Protection of Field Inputs**

The input resistor limits the energy into the MAX22195 IN\_ pins and protects the internal ESD structure from excessive transient energy. An input series resistor is required and should be rated to withstand such ESD levels. The MAX22195 input channels can withstand up to  $\pm 8kV$  ESD contact discharge and  $\pm 15kV$  ESD air-gap discharge with an input series resistor of  $1k\Omega$  or larger. The input resistor value shifts the field voltage switching threshold scaled by the input current; thus, it determines the input characteristics of the application. The package of the resistor should be large enough to prevent the arcing across the two resistor pads. Arcing depends on the ESD level applied to the field input and the application pollution degree.

#### **EFT Protection of Field Inputs**

The input channels can withstand up to  $\pm 2kV$ , 5kHz, or 100kHz fast transients (Figure 7) with performance criterion A, normal operation within specification limits. The MAX22195 outputs OP1–OP8 and READY signal operate as normal without any loss of function or performance. With EFT levels up to  $\pm 4kV$ , outputs OP1–OP8 still operate as normal, but the READY signal is corrupted; thus, giving a criterion B performance with temporary degradation of the READY function.

A capacitive coupling clamp is used to couple the fast transients (burst) from the EFT generator to the field

inputs of the MAX22195 without any galvanic connection to the MAX22195 input pins.

#### **Surge Protection of Field Inputs**

In order to protect the IN\_ pins against 1kV/42 $\Omega$ , 1.2/50µs surges (Figure 8 and Figure 9), two options exist. The first option is to use a series pulse-withstanding resistor as shown in the various application diagrams in the data sheet. A pulse resistor greater or equal to 1k $\Omega$  should be used for safe operation. The pulse resistor should support dissipation of the surge energy. Examples of suitable resistors are CMB0207 MELF or CRCW-IF thick film as well as others. The resistor value is defined by the Type 1, 2, 3, or other input characteristics. Capacitors for filtering should not be connected to the IN\_ pins.

The second option, which can result in a smaller overall footprint, is to use a bidirectional TVS to GND at the field input with a low-power series resistor, greater or equal to  $1k\Omega$ . The TVS must be able to absorb the surge energy and has the function of limiting the peak voltage so that the resistor only sees a low differential voltage. Suitable TVS with a small footprint are SPT02-236 or PDFN3-32, offering protection against  $1kV/42\Omega$  surge.

#### Surge Protection of 24V Supply

In order to protect the V<sub>DD24</sub> pin against 500V/42 $\Omega$ , 1.2/50µs surges (Figure 8), a SMBJ33A TVS can be applied to the V<sub>DD24</sub> pin.

#### Table 2. Transient Immunity Test Results

| TEST                                                  |                |        | RESULT                                                                        |
|-------------------------------------------------------|----------------|--------|-------------------------------------------------------------------------------|
| IEC 61000 4.2 Electrostatic Discharge (ESD)           | Contact ESD    |        | ±8kV                                                                          |
| IEC 61000-4-2 Electrostatic Discharge (ESD)           | Air-Gap ESD    |        | ±15kV                                                                         |
| IEC 61000-4-4 Electrical Fast Transient / Burst (EFT) | Line-to-Ground | ±2kV   | READY and OP1-OP8 operate without deg-<br>radation of performance             |
|                                                       | Line-lo-Ground | ±4kV   | OP1-OP8 operate without degradation of performance; READY signal is corrupted |
|                                                       | Line-to-Ground | d ±1kV |                                                                               |
| IEC 61000-4-5 Surge Immunity                          | Line-to-Line   | ±2kV   |                                                                               |
|                                                       | Power Supply   |        | ±500V                                                                         |

# High-Speed, Octal, Industrial Digital Input with Parallel Output





Figure 6a. Test Circuit

Figure 6b. Test Waveform



Figure 7. Electrical Fast Transient/Burst Waveform

# High-Speed, Octal, Industrial Digital Input with Parallel Output



Figure 8. 1.2/50µs Surge Voltage Waveform



Figure 9. Surge Testing Method

## High-Speed, Octal, Industrial Digital Input with Parallel Output

### **Typical Application Circuits**



## High-Speed, Octal, Industrial Digital Input with Parallel Output



## **Typical Application Circuits (continued)**

### **Ordering Information**

| PART         | TEMP RANGE      | PIN-PACKAGE |
|--------------|-----------------|-------------|
| MAX22195ATJ+ | -40°C to +125°C | 32-TQFN     |

+Denotes a lead(Pb)-free/RoHS-compliant package.

### **Chip Information**

PROCESS: BICMOS

## High-Speed, Octal, Industrial Digital Input with Parallel Output

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PAGES<br>CHANGED              |
|--------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| 0                  | 5/18             | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | —                             |
| 1                  | 7/18             | Updated <i>Benefits and Features</i> section, <i>Electrical Characteristics</i> table, <i>Pin Description</i> table, <i>Detailed Description</i> section, and Figure 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1, 4, 5,<br>11, 14            |
| 2                  | 9/18             | Updated the ESD and EMC Characteristics table and the Detailed Description section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7, 14                         |
| 3                  | 1/19             | Updated ESD and EMC Characteristics table, and PCB Layout Recommendations, and IEC61000-4-4 Electrical Fast Transient/Burst (EFT) sections; corrected typos                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 7, 17,<br>19–20               |
| 4                  | 4/19             | Updated the General Description, Electrical Characteristics, Pin Description, RDYEN<br>and READY Monitor, Short/Open Detection at REFDI Pin, Energyless LED Drivers,<br>Thermal Considerations, IEC 61000-4-4 Electrical Fast Transient/Burst (EFT) and IEC<br>61000-4-5 Surge Immunity sections, and Table 1; replaced Table 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1, 6, 12, 14<br>15, 17, 19–21 |
| 5                  | 9/20             | Updated the <i>Pin Description</i> and <i>Power Supply Decoupling</i> sections, Table 1 and new Table 2; updated the Octal Digital Input with Parallel Output, Figures 4–5, 7–9, and the Typical Application Circuits; removed the <i>Surge Protection, EMC Standard Compliance, Test Levels and Methodology, IEC 61000-4-2 Electrostatic Discharge (ESD), Contact discharge Method, Air Gap Discharge Method, IEC 61000-4-4 Electrical Fast Transient/Burst (EFT) and IEC 61000-4-5 Surge Immunity sections; removed the existing Table 2 and renumbered subsequent tables; renamed the <i>Typical Operating Circuits Typical Application Circuits;</i> added the <i>IEC61131-2 EMC Requirement, ESD Protection of Field Inputs; EFT Protection of Field Inputs, Surge Protection of Field Inputs,</i> and <i>Surge Protection of 24V Supply</i> sections</i> | 2, 12,<br>15–23               |
| 6                  | 3/21             | Updated the <i>Powering MAX22195 with V<sub>DD3</sub></i> Section, Table 1, and MAX22195 <i>Typical Application Circuit (Powered by V<sub>DD3</sub>)</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 17, 23                        |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.