April 1988 Revised September 2000 ## 74F169 # 4-Stage Synchronous Bidirectional Counter #### **General Description** The 74F169 is a fully synchronous 4-stage up/down counter. The 74F169 is a modulo-16 binary counter. Features a preset capability for programmable operation, carry lookahead for easy cascading and a U/ $\overline{\rm D}$ input to control the direction of counting. All state changes, whether in counting or parallel loading, are initiated by the LOW-to-HIGH transition of the clock. #### **Features** - Asynchronous counting and loading - Built-in lookahead carry capability - Presettable for programmable operation ### **Ordering Code:** | | Order Number | Package Number | Package Description | |---------------|---------------|----------------|-----------------------------------------------------------------------------| | | 74F169SC | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow | | 74F169SJ M16D | | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | | 74F169PC N16E | | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### **Logic Symbols** ## **Connection Diagram** ## **Unit Loading/Fan Out** | Pin Names | Description | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | |--------------------------------|------------------------------------------|----------|-----------------------------------------|--| | riii Nailles | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | CEP | Count Enable Parallel Input (Active LOW) | 1.0/1.0 | 20 μA/-0.6 mA | | | CET | Count Enable Trickle Input (Active LOW) | 1.0/2.0 | 20 μA/–1.2 mA | | | CP | Clock Pulse Input (Active Rising Edge) | | 20 μA/-0.6 mA | | | P <sub>0</sub> -P <sub>3</sub> | Parallel Data Inputs | 1.0/1.0 | 20 μA/-0.6 mA | | | PE | Parallel Enable Input (Active LOW) | 1.0/1.0 | 20 μA/-0.6 mA | | | U/D | Up-Down Count Control Input | 1.0/1.0 | 20 μA/-0.6 mA | | | Q <sub>0</sub> –Q <sub>3</sub> | Flip-Flop Outputs | 50/33.3 | -1 mA/20 mA | | | TC | Terminal Count Output (Active LOW) | 50/33.3 | −1 mA/20 mA | | #### **Functional Description** The 74F169 uses edge-triggered J-K type flip-flops and has no constraints on changing the control or data input signals in either state of the clock. The only requirement is that the various inputs attain the desired state at least a setup time before the rising edge of the clock and remain valid for the recommended hold time thereafter. The parallel load operation takes precedence over other operations, as indicated in the Mode Select Table. When $\overline{\text{PE}}$ is LOW, the data on the P<sub>0</sub>-P<sub>3</sub> inputs enters the flip-flops on the next rising edge of the clock. In order for counting to occur, both CEP and CET must be LOW and PE must be HIGH; the U/D input then determines the direction of counting. The Terminal Count (TC) output is normally HIGH and goes LOW, provided that CET is LOW, when a counter reaches zero in the Count Down mode or reaches 15 for the 74F169 in the Count Up mode. The TC output state is not a function of the Count Enable Parallel (CEP) input level. Since the $\overline{\text{TC}}$ signal is derived by decoding the flip-flop states, there exists the possibility of decoding spikes on $\overline{\text{TC}}$ . For this reason the use of $\overline{\text{TC}}$ as a clock signal is not recommended (see logic equations below). - 1. Count Enable = $\overline{CEP} \cdot \overline{CET} \cdot \overline{PE}$ - 2. Up: (74F169): $\overline{TC} = Q_0 \cdot Q_1 \cdot Q_2 \cdot Q_3 \cdot (Up) \cdot \overline{CET}$ - 3. Down: $\overline{TC} = \overline{Q}_0 \bullet \overline{Q}_1 \bullet \overline{Q}_2 \bullet \overline{Q}_3 \bullet (Down) \bullet \overline{CET}$ #### **Mode Select Table** | PE | CEP | CET | U/D | Action on Rising<br>Clock Edge | | | |----|-----|-----|--------------------------------------------|--------------------------------|--|--| | L | Χ | Х | $X \mid X \mid Load (P_n \rightarrow Q_n)$ | | | | | Н | L | L | Н | Count Up (Increment) | | | | Н | L | L | L | Count Down (Decrement) | | | | Н | Н | Χ | Χ | No Change (Hold) | | | | Н | Χ | Н | Х | No Change (Hold) | | | - H = HIGH Voltage Level - L = LOW Voltage Level - X = Immaterial #### **State Diagram** # Logic Diagram DETAIL A DETAIL A $\bigvee_{Q_0} Q_0 \qquad \bigvee_{Q_1} Q_2 \qquad \bigvee_{Q_2} Q_3$ Please note that these diagrams are provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings**(Note 1) -65°C to +150°C Storage Temperature -55°C to +125°C Ambient Temperature under Bias Junction Temperature under Bias $-55^{\circ}C$ to $+150^{\circ}C$ V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0VInput Voltage (Note 2) -0.5V to +7.0VInput Current (Note 2) -30 mA to +5.0 mA Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) Standard Output -0.5V to $V_{CC}$ 3-STATE Output -0.5V to +5.5V Current Applied to Output in LOW State (Max) twice the rated $I_{OL}$ (mA) #### **Recommended Operating Conditions** Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | | | | | | | | | _ | | |------------------|------------------------------|---------------------|------|-----|--------|-------|-----------------|-------------------------------------------|--| | Symbol | Parameter | | Min | Тур | Max | Units | v <sub>cc</sub> | Conditions | | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | Recognized as a HIGH Signal | | | V <sub>IL</sub> | Input LOW Voltage | | | | 8.0 | V | | Recognized as a LOW Signal | | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | | V <sub>OH</sub> | Output HIGH | 10% V <sub>CC</sub> | 2.5 | | | V | Min | I <sub>OH</sub> = -1 mA | | | | Voltage | $5\% V_{CC}$ | 2.7 | | | · v | IVIIII | $I_{OH} = -1 \text{ mA}$ | | | V <sub>OL</sub> | Output LOW | 10% V <sub>CC</sub> | | | 0.5 | V | Min | 1 20 mA | | | | Voltage | | | | 0.5 | , v | IVIIII | I <sub>OL</sub> = 20 mA | | | I <sub>IH</sub> | Input HIGH | | | | 5.0 | μА | Max | V <sub>IN</sub> = 2.7V | | | | Current | | | | 5.0 | μА | IVIAX | $v_{IN} = 2.7 v$ | | | I <sub>BVI</sub> | Input HIGH Current | | | | 7.0 | | Max | V <sub>IN</sub> = 7.0V | | | | Breakdown Test | | | | 7.0 µA | | IVIAX | $v_{IN} = 7.0 v$ | | | I <sub>CEX</sub> | Output HIGH | | | | 50 | μА | Max | V - V | | | | Leakage Current | | | | 50 | μА | IVIAX | $V_{OUT} = V_{CC}$ | | | V <sub>ID</sub> | Input Leakage | | 4.75 | | | V | 0.0 | $I_{ID} = 1.9 \mu A$ | | | | Test | | 4.75 | | | · v | 0.0 | All Other Pins Grounded | | | I <sub>OD</sub> | Output Leakage | | | | 3.75 | μА | 0.0 | V <sub>IOD</sub> = 150 mV | | | | Circuit Current | | | | 3.73 | μΑ | 0.0 | All Other Pins Grounded | | | I <sub>IL</sub> | Input LOW Current | | | | -0.6 | | | V <sub>IN</sub> = 0.5V (except CET) | | | | | | | | -1.2 | mA | Max | V <sub>IN</sub> = 0.5V ( <del>CET</del> ) | | | Ios | Output Short-Circuit Current | | -60 | | -150 | mA | Max | V <sub>OUT</sub> = 0V | | | I <sub>CCL</sub> | Power Supply Current | | | 35 | 52 | mA | Max | $V_O = LOW$ | | | | | | | | | | | | | # **AC Electrical Characteristics** | Symbol | Parameter | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ $Min \qquad Typ \qquad Max$ | | | $T_A = -55^{\circ}\text{C to } +125^{\circ}\text{C}$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ Min Max | | $T_A = 0^{\circ}C$ to $+70^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ Min Max | | Units | | |------------------|---------------------------------------|-----------------------------------------------------------------------------------------|-------|------|-----------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------|------|-------|--| | f <sub>MAX</sub> | Maximum Count Frequency | 90 | .,,,, | ax | 60 | ax | 70 | ax | MHz | | | t <sub>PLH</sub> | Propagation Delay | 3.0 | 6.5 | 8.5 | 3.0 | 12.0 | 3.0 | 9.5 | | | | t <sub>PHL</sub> | CP to Q <sub>n</sub> (PE HIGH or LOW) | 4.0 | 9.0 | 11.5 | 4.0 | 16.0 | 4.0 | 13.0 | ns | | | t <sub>PLH</sub> | Propagation Delay | 5.5 | 12.0 | 15.5 | 5.5 | 20.0 | 5.5 | 17.5 | | | | t <sub>PHL</sub> | CP to TC | 4.0 | 8.5 | 12.5 | 4.0 | 15.0 | 4.0 | 13.0 | ns | | | t <sub>PLH</sub> | Propagation Delay | 2.5 | 4.5 | 6.5 | 2.5 | 9.0 | 2.5 | 7.0 | no | | | t <sub>PHL</sub> | CET to TC | 2.5 | 8.5 | 11.0 | 2.5 | 12.0 | 2.5 | 12.0 | ns | | | t <sub>PLH</sub> | Propagation Delay | 3.5 | 8.5 | 11.5 | 3.5 | 16.0 | 3.5 | 12.5 | 20 | | | t <sub>PHL</sub> | U/D to TC | 4.0 | 8.0 | 12.0 | 4.0 | 14.0 | 4.0 | 13.0 | ns | | # **AC Operating Requirements** | | | T <sub>A</sub> = | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ | | C to +125°C | $T_A = 0$ °C to +70°C | | | | |--------------------|-------------------------|-------------------|---------------------------------------|------|------------------|-----------------------|------------------|-----|--| | Symbol | Parameter | V <sub>CC</sub> = | | | $V_{CC} = +5.0V$ | | $V_{CC} = +5.0V$ | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 4.0 | | 4.5 | | 4.5 | | | | | t <sub>S</sub> (L) | P <sub>n</sub> to CP | 4.0 | | 4.5 | | 4.5 | | ns | | | t <sub>H</sub> (H) | Hold Time, HIGH or LOW | 3.0 | | 3.5 | | 3.5 | | 115 | | | t <sub>H</sub> (L) | P <sub>n</sub> to CP | 3.0 | | 3.5 | | 3.5 | | | | | t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 7.0 | | 8.0 | | 8.0 | | | | | t <sub>S</sub> (L) | CEP or CET to CP | 5.0 | | 8.0 | | 6.5 | | | | | t <sub>H</sub> (H) | Hold Time, HIGH or LOW | 0 | | 0 | | 0 | | ns | | | t <sub>H</sub> (L) | CEP or CET to CP | 0.5 | | 1.0 | | 0.5 | | | | | t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 8.0 | | 10.0 | | 9.0 | | | | | t <sub>S</sub> (L) | PE to CP | 8.0 | | 10.0 | | 9.0 | | | | | t <sub>H</sub> (H) | Hold Time, HIGH or LOW | 1.0 | | 1.0 | | 1.0 | | ns | | | t <sub>H</sub> (L) | PE to CP | 0 | | 0 | | 0 | | | | | t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 11.0 | | 14.0 | | 12.5 | | | | | t <sub>S</sub> (L) | U/D to CP | 7.0 | | 12.0 | | 8.5 | | | | | t <sub>H</sub> (H) | Hold Time, HIGH or LOW | 0 | | 0 | | 0 | | ns | | | t <sub>H</sub> (L) | U/D to CP | 0 | | 0 | | 0 | | | | | t <sub>W</sub> (H) | CP Pulse Width | 4.0 | | 6.0 | | 4.5 | | | | | t <sub>W</sub> (L) | HIGH or LOW | 7.0 | | 9.0 | | 8.0 | | ns | | # Physical Dimensions inches (millimeters) unless otherwise noted 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow Package Number M16A 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com