# Powering the AM335x, AM437x, and AM438x with TPS65218D0 This user's guide is a reference for connectivity between the TPS65218D0 power management IC (PMIC) and the AM335x, AM437x, or AM438x processor. For detailed information about the TPS65218D0, AM335x, AM437x, or AM438x, see their respective data sheets. #### Contents | 1 | TPS65218D0 Overview | 1 | |----|--------------------------------------------------------------|----| | 2 | Connection Diagram for TPS65218D0 and AM335x | 2 | | 3 | Power Rails for TPS65218D0 and AM335x | 3 | | 4 | Connection Diagram for TPS65218D0 and AM437x | 4 | | 5 | Power Rails Connections for TPS65218D0 and AM437x | 5 | | 6 | Connection Diagram for TPS65218D0 and AM438x | | | 7 | Power Rails Connections for TPS65218D0 and AM438x | | | 8 | Power-Up and Power-Down Sequence for TPS65218D0 | | | 9 | Memory Voltage Selection | | | 10 | Using LPDDR2 Memory | | | 11 | Warm Reset | | | 12 | Pullup Resistors | 12 | | | List of Figures | | | 1 | Connection Diagram for TPS65218D0 and AM335x | 2 | | 2 | Connection Diagram for TPS65218D0 and AM437x | 4 | | 3 | Connection Diagram for TPS65218D0 and AM438x | 6 | | 4 | TPS65218D0 Sequence Timing Diagram | 8 | | 5 | Connection Diagram for TPS65218D0, AM437x, and LPDDR2 Memory | 10 | | 6 | Connection Diagram for TPS65218D0, AM438x, and LPDDR2 Memory | 11 | | 7 | Warm Reset Functionality | 12 | | | List of Tables | | | 1 | Power Rails for TPS65218D0 and AM335x | 3 | | 2 | Power Rails for TPS65218D0 and AM437x | 5 | | 3 | Power Rails for TPS65218D0 and AM438x | 7 | | 4 | TPS65218D0 Power-Up Sequence | 8 | | 5 | DCDC3 Voltage Selection | | | - | | _ | #### **Trademarks** All trademarks are the property of their respective owners. #### 1 TPS65218D0 Overview The TPS65218D0 is an optimized and highly integrated power management solution for the AM335x, AM437x, and AM438x processor. Features of the TPS65218D0 include: - Three DC-DC step-down converters - One LDO - Three load switches - Two micro-power DC-DC step-down converters - Power path management for battery backup of the processor RTC - Integrated voltage supervisor #### 2 Connection Diagram for TPS65218D0 and AM335x The block diagram shown in Figure 1 shows the connections between the TPS65218D0 and the AM335x. Power rails and digital and analog signals are shown. The power rails may be used to power additional parts of the system. Figure 1. Connection Diagram for TPS65218D0 and AM335x ## 3 Power Rails for TPS65218D0 and AM335x Table 1 matches the AM335x power terminals with the appropriate power rail from the TPS65218D0. Table 1. Power Rails for TPS65218D0 and AM335x | TPS65218D0 | Voltage (V) | AM335x | |------------|-------------------------|----------------------------------| | DCDC1 | 0.95/1.1 | VDD_CORE | | DCDC2 | 0.95/1.1/1.2/1.26/1.325 | VDD_MPU | | DCDC3 | 1.35/1.5 | DDR3L/DDR3<br>Memory<br>VDDS_DDR | | DCDC4 | DCDC4 3.3 | VDDSHVx (3.3 V) | | | | VDDA3P3V_USB0/1 | | DCDC5 | 1.0 | CAP_VDD_RTC | | DCDC6 | 1.8 | VDDS_RTC | | | | VDDS | | | | VDDSHVx (1.8 V) | | | | VDDS_SRAM_CORE_BG | | | | VDDS_SRAM_MPU_BB | | LDO1 | 1.8 | VDDS_PLL_DDR | | | | VDDS_PLL_CORE_LCD | | | | VDDS_OSC | | | | VDDA1P8V_USB0/1 | | | | VDDA_ADC | DCDC3 voltage is initially selected through the choice of resistor on the DC34\_SEL pin. Each output voltage can be changed dynamically while the TPS65218D0 is in active mode. This requires the use of I<sup>2</sup>C commands to the TPS65218D0. #### 4 Connection Diagram for TPS65218D0 and AM437x The block diagram shown in Figure 2 shows the connections between the TPS65218D0 and AM437x. Power rails and digital and analog signals are shown. The power rails may be used to power additional parts of the system. Figure 2. Connection Diagram for TPS65218D0 and AM437x ## 5 Power Rails Connections for TPS65218D0 and AM437x Table 2 matches the AM437x power terminals with the appropriate power rail from the TPS65218D0. Table 2. Power Rails for TPS65218D0 and AM437x | TPS65218D0 | Voltage (V) | AM437x | |------------|------------------------------|--------------------------| | DCDC1 | 0.95/1.1 | VDD_CORE | | DCDC2 | 0.95/1.1/1.2/1.26/1.325 | VDD_MPU | | DCDC3 | 1.2/1.35/1.5 | LPDDR2/DDR3L/DDR3 Memory | | | | VDDSHVx(3.3 V) | | DCDC4 | 3.3 | VDDA3P3V_USB0/1 | | | | VDDS3P3V_IOLDO | | DCDC5 | 1.0 | CAP_VDD_RTC | | DCDC6 | 1.8 | VDDS_RTC | | | | VDDS | | | 1.8 | VDDSHVx(1.8 V) | | | | VDDS_SRAM_CORE_BG | | | | VDDS_SRAM_MPU_BB | | LDO1 | | VDDS_PLL_DDR | | | | VDDS_PLL_CORE_LCD | | | | VDDS_OSC | | | | VDDA1P8V_USB0/1 | | | | VDDA_ADC0/1 | | | | VDDS_PLL_MPU | | | | VDDS_CLKOUT | | LS1 | 1.2/1.35/1.5 (Tied to DCDC3) | VDDS_DDR | DCDC3 voltage is initially selected through the choice of resistor on the DC34\_SEL pin. Each output voltage can be changed dynamically while the TPS65218D0 is in active mode. This requires use of I<sup>2</sup>C commands to the TPS65218D0. #### 6 Connection Diagram for TPS65218D0 and AM438x The block diagram shown in Figure 3 shows the connections between the TPS65218D0 and AM438x. Power rails and digital and analog signals are shown. The power rails may be used to power additional parts of the system. Figure 3. Connection Diagram for TPS65218D0 and AM438x ## 7 Power Rails Connections for TPS65218D0 and AM438x Table 3 matches the AM438x power terminals with the appropriate power rail from the TPS65218D0. Table 3. Power Rails for TPS65218D0 and AM438x | TPS65218D0D0 | Voltage (V) | AM438x | |--------------|------------------------------|--------------------------| | DCDC1 | 0.95/1.1 | VDD_CORE | | DCDC2 | 0.95/1.1/1.2/1.26/1.325 | VDD_MPU | | DCDC3 | 1.2/1.35/1.5 | LPDDR2/DDR3L/DDR3 Memory | | | | VDDSHVx(3.3 V) | | DCDC4 | 3.3 | VDDA3P3V_USB0/1 | | | | VDDS3P3V_IOLDO | | DCDC5 | 1.0 | VDD_TPM | | DCDC6 | 1.8 | VDDS_TPM | | | | VDDS | | | 1.8 | VDDSHVx(1.8 V) | | | | VDDS_SRAM_CORE_BG | | | | VDDS_SRAM_MPU_BB | | | | VDDS_PLL_DDR | | LDO1 | | VDDS_PLL_CORE_LCD | | | | VDDS_OSC | | | | VDDA_1P8V_USB0/1 | | | | VDDA_ADC0/1 | | | | VDDS_PLL_MPU | | | | VDDS_CLKOUT | | LS1 | 1.2/1.35/1.5 (Tied to DCDC3) | VDDS_DDR | DCDC3 voltage is initially selected through the choice of resistor on the DC34\_SEL pin. Each output voltage can be changed dynamically while the TPS65218D0 is in active mode. This requires use of I<sup>2</sup>C commands to the TPS65218D0. | NOTE: The TPS65218D0 device should be used for AM438x processor. | NOTE: | The TPS65218D0 device should be used for AM438x processor. | |------------------------------------------------------------------|-------|------------------------------------------------------------| |------------------------------------------------------------------|-------|------------------------------------------------------------| #### 8 Power-Up and Power-Down Sequence for TPS65218D0 Figure 4 describes the power-up and power-down sequence of the TPS65218D0. This sequence is specifically optimized for the AM335x, AM437x, and AM438x processor. Figure 4. TPS65218D0 Sequence Timing Diagram The power-up sequence is defined by a series of ten strobes and nine delay times. Each output rail is assigned to a strobe to determine the order in which the rails are enabled. The delay time in-between strobes is 2 ms by default. Table 4 lists the default strobe assignments for TPS65218D0. Strobe 1 DCDC6 DCDC5 Strobe 2 LDO1 Strobe 3 GPIO1 Strobe 4 Strobe 5 DCDC3 Strobe 6 Strobe 7 DCDC4 DCDC1 Strobe 8 Strobe 9 DCDC2 Strobe 10 Table 4. TPS65218D0 Power-Up Sequence # 9 Memory Voltage Selection DCDC3 can be configured to support a variety of DDR memory voltages. The desired voltage can be selected by placing a 1% resistor to ground on the DC34\_SEL pin. Table 5 lists the available memory voltages and the needed resistor for each. **Table 5. DCDC3 Voltage Selection** | Memory | DCDC3 Voltage (V) | Resistor (kΩ) | |--------|-------------------|-------------------| | LPDDR2 | 1.2 | 0 (tie to ground) | | DDR3L | 1.35 | 12.1 | | DDR3 | 1.5 | 20 | | DDR2 | 1.8 | 31.6 | Using LPDDR2 Memory www.ti.com ## 10 Using LPDDR2 Memory If LPDDR2 memory is used, an additional 1.8 V LDO is required. GPIO1 is programmed to properly sequence the additional LDO and should be tied to the LDO enable pin as seen in Figure 5. Figure 5. Connection Diagram for TPS65218D0, AM437x, and LPDDR2 Memory www.ti.com Using LPDDR2 Memory Figure 6. Connection Diagram for TPS65218D0, AM438x, and LPDDR2 Memory Warm Reset www.ti.com #### 11 Warm Reset The TPS65218D0 supports warm reset functionality with the AM335x processor. This functionality is enabled on the TPS65218D0 by default, and can be disabled through I<sup>2</sup>C. When enabled, GPIO3 acts as the warm reset input to the PMIC. Asserting GPIO3 low causes DCDC1 and DCDC2 to slew back to their default value of 1.1 V. Figure 7. Warm Reset Functionality ## 12 Pullup Resistors There are several pullup resistors needed for operating the TPS65218D0 with the AM335x, AM437x, or AM438x processor. PB should be pulled up to VSYS. nWakeup should be pulled to DCDC6 so that the pullup source is present even during SUSPEND and OFF mode. A 100-k $\Omega$ pullup resistor should be used for nWakeup to minimize the current load on DCDC6. nINT, PGOOD, SCL, and SDA should be pulled up to the same supply that powers VDDSHVx for each signal. SCL and SDA use lower value pullups resistors in order to decrease rise time of these nodes during I²C communication. Revision History www.ti.com # **Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Original (August 2014) to A Revision | | |------------------------------------------------------|------| | Added the TPS65218D0D0 and AM438x Connection Diagram | 6 | | Changes from A Revision (August 2017) to B Revision | Page | | Changed device From: TPS65218 To: TPS65218D0 | 1 | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated