# NTLJS4114N # MOSFET – Power, Single, N-Channel, μCool, WDFN, 2X2 mm 30 V, 7.8 A #### **Features** - WDFN Package Provides Exposed Drain Pad for Excellent Thermal Conduction - 2x2 mm Footprint Same as SC-88 - Lowest R<sub>DS(on)</sub> in 2x2 mm Package - 1.8 V R<sub>DS(on)</sub> Rating for Operation at Low Voltage Logic Level Gate Drive - Low Profile (< 0.8 mm) for Easy Fit in Thin Environments - This is a Pb-Free Device #### **Applications** - DC-DC Conversion - Boost Circuits for LED Backlights - Optimized for Battery and Load Management Applications in Portable Equipment such as, Cell Phones, PDA's, Media Players, etc. - Low Side Load Switch for Noisy Environment #### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Parar | neter | | Symbol | Value | Unit | |-------------------------------------------------------------------|------------------|-----------------------------------|-----------------|-------|------| | Drain-to-Source Voltage | | $V_{DSS}$ | 30 | V | | | Gate-to-Source Voltage | je | | $V_{GS}$ | ±12 | V | | Continuous Drain | Steady | T <sub>A</sub> = 25°C | I <sub>D</sub> | 6.0 | Α | | Current (Note 1) | State | T <sub>A</sub> = 85°C | | 4.4 | | | | t ≤ 5 s | T <sub>A</sub> = 25°C | | 7.8 | | | Power Dissipation (Note 1) | Steady<br>State | T <sub>A</sub> = 25°C | P <sub>D</sub> | 1.92 | W | | | t ≤ 5 s | | | 3.3 | | | Continuous Drain | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 3.6 | Α | | Current (Note 2) | Steady | T <sub>A</sub> = 85°C | | 2.6 | | | Power Dissipation (Note 2) | State | T <sub>A</sub> = 25°C | P <sub>D</sub> | 0.70 | W | | Pulsed Drain Current | t <sub>p</sub> = | 10 μs | I <sub>DM</sub> | 28 | Α | | Operating Junction and Storage Temperature | | T <sub>J</sub> , T <sub>STG</sub> | –55 to<br>150 | °C | | | Source Current (Body Diode) (Note 2) | | I <sub>S</sub> | 3.0 | Α | | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | T <sub>L</sub> | 260 | °C | | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. ## ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX (Note 1) | | |----------------------|-------------------------|-----------------------------|--| | | 35 mΩ @ 4.5 V | | | | 30 V | 45 m $\Omega$ @ 2.5 V | 7.8 A | | | | 55 mΩ @ 1.8 V | | | #### **N-CHANNEL MOSFET** JA = Specific Device Code M = Date Code = Pb-Free Package (Note: Microdot may be in either location) ## **PIN CONNECTIONS** (Top View) #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|--------------------|-----------------------| | NTLJS4114NT1G | WDFN6<br>(Pb-Free) | 3000/Tape & Reel | | NTLJS4114NTAG | WDFN6<br>(Pb-Free) | 3000/Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. | NTLJS4114N | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <ol> <li>Surface Mounted on FR4 Board using 1 in sq pad size (Cu area = 1.127 in sq [2 oz] including traces).</li> <li>Surface Mounted on FR4 Board using the minimum recommended pad size of 30 mm2, 2 oz Cu.</li> </ol> | | | | | | | | | | | | | | | | | | | | | # NTLJS4114N #### THERMAL RESISTANCE RATINGS | Parameter | Symbol | Max | Unit | |-----------------------------------------------------|----------------|-----|------| | Junction-to-Ambient - Steady State (Note 3) | $R_{ heta JA}$ | 65 | | | Junction-to-Ambient – $t \le 5$ s (Note 3) | $R_{ heta JA}$ | 38 | °C/W | | Junction-to-Ambient - Steady State Min Pad (Note 4) | $R_{ heta JA}$ | 180 | | - Surface Mounted on FR4 Board using 1 in sq pad size (Cu area = 1.127 in sq [2 oz] including traces). Surface Mounted on FR4 Board using the minimum recommended pad size (30 mm², 2 oz Cu). ### MOSFET ELECTRICAL CHARACTERISTICS (T<sub>.1</sub> = 25°C unless otherwise noted) | Parameter | Symbol | Test Conditions | | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------|-----------------------|-----|-------|------|-------| | OFF CHARACTERISTICS | | | | | | | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 25 | 0 μΑ | 30 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | I <sub>D</sub> = 250 μA, Ref to 25°C | | | 20 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | T <sub>J</sub> = 25°C | | | | 1.0 | μΑ | | | | $V_{DS} = 24 \text{ V}, V_{GS} = 0 \text{ V}$ | T <sub>J</sub> = 85°C | | | 10 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{GS} = \pm$ | 12 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 5) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 25$ | 50 μΑ | 0.4 | 0.55 | 1.0 | V | | Negative Gate Threshold<br>Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | 3.18 | | mV/°C | | Drain-to-Source On-Resistance | R <sub>DS(on)</sub> | $V_{GS} = 4.5 \text{ V}, I_D = 2$ | 2.0 A | | 20.3 | 35 | mΩ | | | | $V_{GS} = 2.5 \text{ V}, I_D = 2.5 \text{ V}$ | 2.0 A | | 25.8 | 45 | | | | | $V_{GS} = 1.8 \text{ V}, I_D = 1.8 \text{ V}$ | 1.8 A | | 35.2 | 55 | | | Forward Transconductance | 9 <sub>FS</sub> | V <sub>DS</sub> = 16 V, I <sub>D</sub> = 2 | 2.0 A | | 8 | | S | | CHARGES, CAPACITANCES AND GA | TE RESISTANO | CE | | | - | - | - | | Input Capacitance | C <sub>ISS</sub> | V <sub>GS</sub> = 0 V, f = 1.0 MHz,<br>V <sub>DS</sub> = 15 V | | | 650 | | pF | | Output Capacitance | C <sub>OSS</sub> | | | | 115.5 | | 1 | | Reverse Transfer Capacitance | C <sub>RSS</sub> | VDS = 10 V | | | 70 | | 1 | | Total Gate Charge | Q <sub>G(TOT)</sub> | $V_{GS} = 4.5 \text{ V}, V_{DS} = 15 \text{ V},$ $I_D = 2.0 \text{ A}$ | | | 8.5 | 13 | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | | | | 0.6 | | | | Gate-to-Source Charge | $Q_{GS}$ | | | | 0.9 | | | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 2.1 | | | | Gate Resistance | $R_{G}$ | | | | 3.0 | | Ω | | SWITCHING CHARACTERISTICS (No | te 6) | | | | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 5 | | ns | | Rise Time | t <sub>r</sub> | $V_{GS} = 4.5 \text{ V}, V_{DD} =$ | 15 V, | | 9 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | $V_{GS}$ = 4.5 V, $V_{DD}$ = 15 V, $I_D$ = 2.0 A, $R_G$ = 3.0 $\Omega$ | | | 20 | | | | Fall Time | t <sub>f</sub> | | | | 4 | | | | DRAIN-SOURCE DIODE CHARACTE | RISTICS | | | | • | • | | | Forward Recovery Voltage | $V_{SD}$ | | T <sub>J</sub> = 25°C | | 0.71 | 1.2 | V | | - | | $V_{GS} = 0 \text{ V, IS} = 2.0 \text{ A}$ | T <sub>J</sub> = 85°C | | 0.58 | | | | Reverse Recovery Time | t <sub>RR</sub> | | | | 14 | 35 | | | Charge Time | t <sub>a</sub> | $V_{GS} = 0 \text{ V}, d_{ISD}/d_t = 1$ | 00 A/μs, | | 8.0 | | ns | | Discharge Time | t <sub>b</sub> | $I_S = 1.0 \text{ A}$ | | | 6.0 | | | | Reverse Recovery Time | $Q_{RR}$ | | | | 5.0 | | nC | - Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. # TYPICAL PERFORMANCE CURVES ( $T_J = 25^{\circ}C$ unless otherwise noted) $V_{DS} \ge 10 \text{ V}$ Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance versus Drain Current Figure 4. On-Resistance versus Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current versus Voltage # TYPICAL PERFORMANCE CURVES ( $T_J = 25^{\circ}C$ unless otherwise noted) GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (V) Figure 7. Capacitance Variation Figure 8. Gate-To-Source and Drain-To-Source Voltage versus Total Charge Figure 9. Resistive Switching Time Variation versus Gate Resistance Figure 10. Diode Forward Voltage versus Current Figure 11. Maximum Rated Forward Biased Safe Operating Area # NTLJS4114N # TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted) Figure 12. Thermal Response Α В Ε SCALE 4:1 PIN ONE REFERENCE 2X 🗀 0.10 0.10 C **WDFN6 2x2** CASE 506AP-01 **ISSUE B** **DATE 26 APR 2006** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.20mm FROM TERMINAL. - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. - CENTER TERMINAL LEAD IS OPTIONAL. TERMINAL LEAD IS CONNECTED TO TERMINAL LEAD # 4. - 2. PINS 1, 2, 5 AND 6 ARE TIED TO THE FLAG. | | MILLIMETERS | | | | |-----|-------------|------|--|--| | DIM | MIN | MAX | | | | Α | 0.70 | 0.80 | | | | A1 | 0.00 | 0.05 | | | | A3 | 0.20 | REF | | | | b | 0.25 | 0.35 | | | | b1 | 0.51 | 0.61 | | | | D | 2.00 BSC | | | | | D2 | 1.00 1.20 | | | | | E | 2.00 BSC | | | | | E2 | 1.10 1.30 | | | | | е | 0.65 | BSC | | | | K | 0.15 REF | | | | | L | 0.20 | 0.30 | | | | L2 | 0.20 | 0.30 | | | | J | 0.27 REF | | | | | J1 | 0.65 REF | | | | #### **GENERIC** MARKING DIAGRAM\* XX = Specific Device Code = Date Code \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present. ## **SOLDERMASK DEFINED** MOUNTING FOOTPRINT | DOCUMENT NUMBER: | 98AON20860D | Electronic versions are uncontrolled except when accessed directly from the Document Repository Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | 6 PIN WDFN 2X2, 0.65P | | PAGE 1 OF 1 | | В ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. STYLE 1: PIN 1. DRAIN DRAIN 2. GATE SOURCE DRAIN 5. DRAIN 6. STYLE 2: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE **EMITTER** COLLECTOR 5. COLLECTOR © Semiconductor Components Industries, LLC, 2019 onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales